# BUK3F00-50WDxx

# **Controller for TrenchPLUS FETs**

Rev. 04 — 4 September 2008

**Product data sheet** 

# 1. Introduction

This data sheet describes a family of integrated circuits which provide direct digital control of multiple power switches (TrenchPLUS FETs) for use in automotive applications, and which are available in various configurations.

# 2. General description

Eight channel high-side switch controller in a leaded plastic quad flat package, with digital control and diagnostics, and load current measurement.

Specific configurations are denoted by the last 2 letters in the type number.

# 3. Features

- Standby mode with very low power consumption
- Programmable drain current tripping
- Serial Peripheral Interface (SPI) communications
- Outputs controllable via SPI-bus or direct input
- Diagnostic status reporting via SPI-bus
- Analog and digital drain current measurement
- Watchdog for invalid commands or inactive SPI, with programmable time-out
- Programmable interrupt generator
- Overtemperature protection
- Pulse-width modulation with programmable frequency and duty cycle
- ESD protection on all pins
- Protection for battery transient overvoltage and reversed polarity battery connection
- Open-circuit detection
- Configurable fail-safe channel control options

# 4. Applications

Automotive applications such as DC and pulse-width modulation control in body control clusters, etc.



# 5. Quick reference data

#### Table 1. Quick reference data

| Symbol    | Parameter              | Conditions | Min            | Тур | Max  | Unit |
|-----------|------------------------|------------|----------------|-----|------|------|
| $V_{BAT}$ | battery supply voltage | operating  | [1] 5.5        | 13  | 52   | V    |
| Tj        | junction temperature   |            | <u>[2]</u> –40 | -   | +150 | °C   |

<sup>[1]</sup> When V<sub>BAT</sub> < 9 V, the charge pump cannot be guaranteed to drive the external MOSFETs to achieve their specified R<sub>DSon</sub>.

# 6. Ordering information

Table 2. Ordering information

| Type number    | umber Package |                                                                                             |          |  |  |  |  |  |  |
|----------------|---------------|---------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|
|                | Name          | Description                                                                                 | Version  |  |  |  |  |  |  |
| BUK3F00-50WDFE | QFP64         | plastic quad flat package; 64 leads (lead length 1.6 mm); body $14 \times 14 \times 2.7$ mm | SOT393-1 |  |  |  |  |  |  |
| BUK3F00-50WDFM |               |                                                                                             |          |  |  |  |  |  |  |
| BUK3F00-50WDFY |               |                                                                                             |          |  |  |  |  |  |  |

# 6.1 Ordering options

Table 3. Type number differences

| Type number    | Description                                                     |
|----------------|-----------------------------------------------------------------|
| BUK3F00-50WDFE | channel 4 has analog trip ratio of $3 \times I_{meas(ADC)(fs)}$ |
| BUK3F00-50WDFM | -                                                               |
| BUK3F00-50WDFY | -                                                               |

 $<sup>\</sup>label{eq:Imeas(ADC)(fs)} \textbf{I}_{meas(ADC)(fs)} = \textbf{full-scale ADC measure current}.$ 

User-accessible registers; see Table 5.

Protected settings; see Table 19.

Additional metal mask options; see Table 35.

<sup>[2]</sup> When T<sub>i</sub> > 125 °C, the device will function, but electrical parameters may deviate from the specified values.

# 7. Block diagram



# 8. Pinning information

# 8.1 Pinning



# 8.2 Pin description

Table 4. Pin description

| Symbol           | Pin           | Description                                              |
|------------------|---------------|----------------------------------------------------------|
| Supplies         |               |                                                          |
| $V_{BAT}$        | 7             | battery supply voltage                                   |
| GND              | 1, 16, 33, 48 | battery ground                                           |
| $V_{BAT(CP)}$    | 42            | charge pump battery supply voltage                       |
| GND(CP)          | 43            | charge pump ground                                       |
| $V_{CC(DIGC)}$   | 38            | digital core supply voltage                              |
| GND(DIGC)        | 37            | digital core ground                                      |
| $V_{CC(MOD)}$    | 10            | module supply voltage                                    |
| $V_{CC(LOG)EXT}$ | 44            | external logic supply voltage for PWMMON and SDO outputs |
| $V_{CC(MEASC)}$  | 6             | measurement circuit supply voltage                       |

 Table 4.
 Pin description ...continued

| Symbol         | Pin          | Description                                                    |
|----------------|--------------|----------------------------------------------------------------|
| Charge pump    |              |                                                                |
| CPP            | 40           | positive connection to external pump capacitor                 |
| CPN            | 41           | negative connection to external pump capacitor                 |
| CT             | 39           | connection to external storage capacitor                       |
| Digital        | 00           | connection to external storage capacitor                       |
| EN             | 11           | enable input; internal pull-down resistor                      |
| INTN           | 46           | interrupt output; open-drain output                            |
| WDEN           | 15           | watchdog enable input; internal pull-up resistor               |
| WDTON          | 2            | watchdog timed output; open-drain output                       |
| PWMMON         | 47           | PWM frequency monitor output                                   |
|                |              |                                                                |
| Serial periphe |              |                                                                |
| SCLK           | 34           | SPI clock input; internal pull-down resistor                   |
| SCSN           | 35           | SPI data input; internal pull-up resistor                      |
| SDI            | 36           | SPI data input; internal pull-down resistor                    |
| SDO            | 45           | SPI data output; 3-state when inactive                         |
| Analog         |              |                                                                |
| IREFCURR       | 8            | set reference for current measurement (with external resistor) |
| IREFTEMP       | 9            | set reference for temperature sense (with external resistor)   |
| IMEAS          | 5            | analog current measurement output (for selected channel)       |
| Direct input p |              |                                                                |
| IN0            | 3            | direct input 0; internal pull-down resistor                    |
| IN1            | 4            | direct input 1; internal pull-down resistor                    |
| IN2            | 13           | direct input 2; internal pull-down resistor                    |
| IN3            | 12           | direct input 3; internal pull-down resistor                    |
| INP            | 14           | PWM input; internal pull-down resistor                         |
| Connections    | for external | TrenchPLUS switches                                            |
| Channel 0      |              |                                                                |
| GATE0          | 64           | gate                                                           |
| KELVIN0        | 61           | source kelvin                                                  |
| SENSE0         | 63           | current sense                                                  |
| ANODE0         | 62           | anode of temperature sense diode                               |
| Channel 1      |              |                                                                |
| GATE1          | 60           | gate                                                           |
| KELVIN1        | 57           | source kelvin                                                  |
| SENSE1         | 59           | current sense                                                  |
| ANODE1         | 58           | anode of temperature sense diode                               |
| Channel 2      |              |                                                                |
| GATE2          | 56           | gate                                                           |
| KELVIN2        | 53           | source kelvin                                                  |
| SENSE2         | 55           | current sense                                                  |
| ANODE2         | 54           | anode of temperature sense diode                               |

 Table 4.
 Pin description ...continued

|           | - dood input |                                  |
|-----------|--------------|----------------------------------|
| Symbol    | Pin          | Description                      |
| Channel 3 |              |                                  |
| GATE3     | 52           | gate                             |
| KELVIN3   | 49           | source kelvin                    |
| SENSE3    | 51           | current sense                    |
| ANODE3    | 50           | anode of temperature sense diode |
| Channel 4 |              |                                  |
| GATE4     | 32           | gate                             |
| KELVIN4   | 29           | source kelvin                    |
| SENSE4    | 31           | current sense                    |
| ANODE4    | 30           | anode of temperature sense diode |
| Channel 5 |              |                                  |
| GATE5     | 28           | gate                             |
| KELVIN5   | 25           | source kelvin                    |
| SENSE5    | 27           | current sense                    |
| ANODE5    | 26           | anode of temperature sense diode |
| Channel 6 |              |                                  |
| GATE6     | 24           | gate                             |
| KELVIN6   | 21           | source kelvin                    |
| SENSE6    | 23           | current sense                    |
| ANODE6    | 22           | anode of temperature sense diode |
| Channel 7 |              |                                  |
| GATE7     | 20           | gate                             |
| KELVIN7   | 17           | source kelvin                    |
| SENSE7    | 19           | current sense                    |
| ANODE7    | 18           | anode of temperature sense diode |
| ·         |              |                                  |

# 9. Functional description

The main functions of the device are:

- Power and reference supplies
- Charge pump
- Control logic
- Current measurement
- TrenchPLUS FET interface (8x)

# 9.1 Power and reference supplies

The main battery supplies power to the device and the eight TrenchPLUS FET switches. This device is intended for vehicle system applications that operate at a battery voltage of 12 V, 24 V or 42 V. The device has several different supply connections to ensure correct operation of the device within the application module.

# 9.1.1 Battery supply: pins V<sub>BAT</sub> and GND

Pins V<sub>BAT</sub> and GND are the direct supply connections of the device to the battery.

**Low battery voltage** is detected on the charge pump supply pin  $V_{BAT(CP)}$ . Channels are switched off during extended low battery supply conditions and switched on when normal battery conditions return.

**Extended low battery** voltage occurs when the battery supply voltage  $V_{BAT}$  goes below:

- the battery undervoltage threshold (V<sub>th(uv)bat</sub>) for longer than the battery low time (t<sub>low(bat)</sub>)
- the battery low threshold voltage (V<sub>th(low)bat</sub>)

**Transient low battery voltage** occurs when the battery supply voltage  $V_{BAT}$  goes below  $V_{th(uv)bat}$  for less than  $t_{low(bat)}$ , but remains above  $V_{th(low)bat}$ . Transient low battery voltage conditions affect the overcurrent protection; for details see Section 9.5.2 "Overcurrent protection".

**Normal battery voltage** occurs when the battery supply voltage exceeds  $V_{th(uv)bat}$  for more than the battery high time ( $t_{high(bat)}$ ).

Hysteresis on detection reduces the possibility of repeated switching when the battery supply voltage is close to the threshold values.

The supply circuit has an internal overvoltage clamp to protect the control IC from overvoltage transients and is also protected against ESD. All four GND pins must be connected together to ground.

If this supply is connected to a reverse polarity battery voltage then the FET switches are turned on to protect against conduction through the source-drain diode. This protection operates whether the device is enabled or not.

## 9.1.2 Module supply: pins V<sub>CC(MOD)</sub> and GND

Pins  $V_{CC(MOD)}$  and GND supply power to the circuits in the device that need to be kept functioning when the main battery supply dips below its normal operating limit. It is anticipated that the connection will be to the protected supply of the application module control circuits. This can be created using a suitable diode and storage capacitor from the battery supply. The connection should be decoupled close to the device.

**Low module voltage** causes the device to go through a Power-On Reset (POR). This condition is detected when the module supply voltage goes below the module undervoltage threshold voltage ( $V_{th(uv)mod}$ ). The power-on reset is triggered when the supply voltage recovers and exceeds  $V_{th(uv)mod}$ . Hysteresis on this detection reduces the possibility of repeated resetting when the module supply is close to the threshold value.

The supply circuit has an internal overvoltage clamp to protect the control chip from overvoltage transients and is also protected against ESD. This supply should be protected against reverse battery connection in the application circuit.

# 9.1.3 External logic supply: pins V<sub>CC(LOG)EXT</sub> and GND

The external logic supply provides power for the SDO and PWMMON output pins. Pin  $V_{CC(LOG)EXT}$  should be connected to the same supply (3.3 V or 5 V) used by the circuits that monitor these outputs.

# 9.1.4 Analog measurement supply: pins V<sub>CC(MEASC)</sub> and GND

This supply provides power for the IMEAS analog current measurement output. Pin  $V_{CC(MEASC)}$  should be connected to the same supply (3.3 V or 5 V) used by the circuit that uses this output.

If this output is not needed, then pins V<sub>CC(MEASC)</sub> and IMEAS should be grounded.

# 9.1.5 Digital supply: pins V<sub>CC(DIGC)</sub> and GND(DIGC)

This supplies power to the internal regulator for the digital core and should be connected to the same potential as  $V_{CC(MOD)}$  and GND. It is not internally connected to the module supply, ensuring that digital noise does not affect the measurement circuits. The connection should be decoupled close to the device.

The digital supply circuit has an internal overvoltage clamp to protect the BUK3F00-50WDxx from overvoltage transients and is also protected against ESD.

# 9.1.6 Reference supplies: pins IREFCURR and IREFTEMP

An internal band gap reference is used to ensure stable voltage and current references:

- Measured current reference pin IREFCURR: The full-scale analog output measurement current and the full-scale measurement current through the ADC are both set by connecting an external resistor between pins IREFCURR and GND.
- Temperature reference pin IREFTEMP: The forward current for the temperature sensing diodes in the TrenchPLUS FETs is set by connecting an external resistor between pins IREFTEMP and GND.

## 9.2 Charge pump

The controller has an internal charge pump circuit to supply the gate voltage required to operate the high-side FET switches. The charge pump uses an internal oscillator and internal switches with external pump and storage capacitors.

## 9.2.1 Charge pump supply: pins V<sub>BAT(CP)</sub> and GND(CP)

Pins  $V_{BAT(CP)}$  and GND(CP) supply power to the internal charge pump. This is derived from the  $V_{BAT}$  supply either via an internal resistor between pins  $V_{BAT}$  and  $V_{BAT(CP)}$  or by linking these pins externally. Pin GND(CP) should be connected to pin GND; the grounds are not internally connected to ensure any charge pump noise does not affect the measurement circuit. The connections should be decoupled close to the device.

The charge pump supply circuit has an internal overvoltage clamp to protect the BUK3F00-50WDxx from overvoltage transients and is also protected against ESD.

If connected to a reverse polarity battery voltage, the charge pump supply is protected by the internal resistor connection to  $V_{\text{BAT}}$ .

### 9.2.2 Charge pump boost mode

To ensure fast start-up, the charge pump has a boost mode that operates for a set time. This mode is triggered at power-on reset and when the charge pump voltage falls below the charge pump fault threshold or the battery voltage stays below the undervoltage threshold. If the charge pump voltage is below the fault threshold after the charge pump boost is completed, then no further boost is possible until the charge pump fault is cleared.

### 9.3 Control logic

The control logic is responsible for switching the individual FET channels on and off, depending on user settings and the implementation of protection methods. It contains registers used for storing the user settings for channel configurations, current reference and measurement, diagnostic and watchdog modes. Communication with a controller is via the SPI-bus.

The digital block is designed to support 8 channels; unused channels should be programmed off at all times.

## 9.3.1 Digital control

The device is enabled by pin EN. When pin EN is LOW, the device is in Standby mode and all FETs are held off by an active switch with a standby resistance between pins GATE and KELVIN. When pin EN is HIGH, the device is enabled for normal operation. Pin EN can be used as the reset signal by a controller for the control logic. When pin EN is reset to HIGH, the device goes through a power-on reset, registers are loaded with their default values and channels are switched on or off according to the mapping for the individual device type.

Digital control consists of a number of registers that control the functions. The default value is loaded during power-on reset and, if the WRITE\_PROTECT option is enabled, for defined registers, when the SPI watchdog times out. For some registers the default setting can be programmed by metal mask options.

Table 5. User-accessible registers

| Register[1] | Name                   | Description                                                      |              |     | n defaul | t value[2] |
|-------------|------------------------|------------------------------------------------------------------|--------------|-----|----------|------------|
|             |                        |                                                                  | option       | FE  | FM       | FY         |
| Read/write  | registers[3]           |                                                                  |              |     |          |            |
| 01h         | CHAN_ONOFF             | channels select: on/off; see Section 9.5.7                       | N            | 00h | 00h      | 00h        |
| 02h         | IN02_MAP               | direct input pins IN0 and IN2 mapping; see Section 9.5.8         | Y <u>[4]</u> | 21h | 10h      | 1Ch        |
| 03h         | IN13_MAP               | direct input pins IN1 and IN3 mapping; see Section 9.5.8         | Y <u>[4]</u> | 84h | 40h      | 01h        |
| 04h         | INP_MAP                | PWM input pin INP mapping; see Section 9.5.8                     | Y <u>[4]</u> | 10h | 08h      | 00h        |
| 05h         | ANDOR_MAP              | direct input pin AND/OR operation;<br>see Section 9.5.8          | Y <u>[4]</u> | 00h | 00h      | 00h        |
| 06h         | CURR_MEAS              | channel select analog current measurement; see Section 9.4.2     | N            | 00h | 00h      | 00h        |
| 07h         | SEL_CURR_TRIP_<br>CHAN | select current tripping channel;<br>see Section 9.5.2            | Y <u>[4]</u> | 00h | 00h      | 00h        |
| 08h         | CHAN_OT_FAULT_CLR      | channel set overtemperature fault clear; see Section 9.5.1       | Y[4]         | 00h | 00h      | 00h        |
| 09h         | PWM_SYNC               | channel PWM synchronization; see Section 9.3.4                   | N            | 00h | 00h      | 00h        |
| 0Ah         | PWM_SAM_BEGINEND       | channel PWM sample point begin or end; see Section 9.3.4         | N            | FFh | FFh      | FFh        |
| 0Ch         | CHAN_WD_MAP            | select channel watchdog behavior; see Section 9.3.3              | Y <u>[4]</u> | 21h | 58h      | 1Dh        |
| 0Dh         | WD_TO                  | watchdog time-out period setting; see Section 9.3.3              | Y <u>[4]</u> | 3Fh | 3Fh      | 3Fh        |
| 0Eh         | CTRL_SET               | controller settings; see Section 9.5.5                           | Y[4]         | 08h | 08h      | 08h        |
| 0Fh         | INT_PWM_FREQ           | internal PWM frequency setting; see Section 9.3.4                | Y <u>[4]</u> | B6h | BBh      | B1h        |
| 10h         | PWM_DC_CH0             | internal PWM duty cycle setting for channel 0                    | Y[4][5]      | FFh | FFh      | FFh        |
| 11h         | PWM_DC_CH1             | internal PWM duty cycle setting for channel 1; see Section 9.3.4 | Y[4][5]      | FFh | FFh      | FFh        |
| 12h         | PWM_DC_CH2             | internal PWM duty cycle setting for channel 2; see Section 9.3.4 | Y[4][5]      | FFh | FFh      | FFh        |
| 13h         | PWM_DC_CH3             | internal PWM duty cycle setting for channel 3; see Section 9.3.4 | Υ[4][5]      | FFh | FFh      | FFh        |
| 14h         | PWM_DC_CH4             | internal PWM duty cycle setting for channel 4; see Section 9.3.4 | Y[4][5]      | FFh | FFh      | FFh        |
| 15h         | PWM_DC_CH5             | internal PWM duty cycle setting for channel 5; see Section 9.3.4 | Y[4][5]      | FFh | FFh      | FFh        |
| 16h         | PWM_DC_CH6             | internal PWM duty cycle setting for channel 6; see Section 9.3.4 | Y[4][5]      | FFh | FFh      | FFh        |
| 17h         | PWM_DC_CH7             | internal PWM duty cycle setting for channel 7; see Section 9.3.4 | Y[4][5]      | FFh | FFh      | FFh        |
| 18h         | OT_TRIPLEV_CH30        | overtemperature trip level channels 3 to 0; see Section 9.5.1    | Y <u>[4]</u> | AAh | AAh      | AAh        |

 Table 5.
 User-accessible registers ...continued

| Register 11  | Name                           | Description                                                     | Mask         | Version default value[2] |     |     |  |
|--------------|--------------------------------|-----------------------------------------------------------------|--------------|--------------------------|-----|-----|--|
|              |                                |                                                                 | option       | FE                       | FM  | FY  |  |
| 19h          | OT_TRIPLEV_CH74                | overtemperature trip level channels 7 to 4; see Section 9.5.1   | Υ <u>[4]</u> | AAh                      | AAh | AAh |  |
| 1Ah          | IFSC_CH30                      | full-scale reference current channels 3 to 0; see Section 9.5.2 | Y <u>[4]</u> | AAh                      | FFh | FFh |  |
| 1Bh          | IFSC_CH74                      | full-scale reference current channels 7 to 4; see Section 9.5.2 | Y <u>[4]</u> | AAh                      | FFh | FFh |  |
| 1Ch          | CURR_TRIPLEV_CH0               | current trip level for channel 0; see Section 9.5.2             | N <u>[4]</u> | FFh                      | FFh | FFh |  |
| 1Dh          | CURR_TRIPLEV_CH1               | current trip level for channel 1; see Section 9.5.2             | N <u>[4]</u> | FFh                      | FFh | FFh |  |
| 1Eh          | CURR_TRIPLEV_CH2               | current trip level for channel 2; see Section 9.5.2             | N[4]         | FFh                      | FFh | FFh |  |
| 1Fh          | CURR_TRIPLEV_CH3               | current trip level for channel 3; see Section 9.5.2             | N <u>[4]</u> | FFh                      | FFh | FFh |  |
| 20h          | CURR_TRIPLEV_CH4               | current trip level for channel 4; see Section 9.5.2             | N[4]         | FFh                      | FFh | FFh |  |
| 21h          | CURR_TRIPLEV_CH5               | current trip level for channel 5; see Section 9.5.2             | N[4]         | FFh                      | FFh | FFh |  |
| 22h          | CURR_TRIPLEV_CH6               | current trip level for channel 6; see Section 9.5.2             | N[4]         | FFh                      | FFh | FFh |  |
| 23h          | CURR_TRIPLEV_CH7               | current trip level for channel 7; see Section 9.5.2             | N <u>[4]</u> | FFh                      | FFh | FFh |  |
| 24h          | IRQ_MAP                        | interrupt request mapping; see Section 9.5.2                    | Y <u>[4]</u> | 04h                      | 19h | 00h |  |
| 25h          | CURR_TRIP_<br>BLANKTIME        | current trip blanking time; see Section 9.5.2                   | Υ <u>[4]</u> | 2Fh                      | 2Fh | 2Fh |  |
| 26h          | OLDET_ONOFF                    | off-state open-circuit detection; see Section 9.5.6             | N            | FFh                      | FFh | FFh |  |
| 27h          | READBACK                       | register and diagnostic read back; see Section 9.3.2            | N            | 30h                      | 30h | 30h |  |
| 28h          | IRQ_CHAN_MAP                   | interrupt generating channels; see Section 9.3.5                | N[4]         | FFh                      | FFh | FFh |  |
| Write-only r | egisters <u><sup>[6]</sup></u> |                                                                 |              |                          |     |     |  |
| 29h          | CLEAR_CHAN_INTN                | clear channels and interrupt; see Section 11.1                  |              |                          |     |     |  |
| 2Ah          | CLEAR_WD                       | clear watchdog state; see Section 11.1                          |              |                          |     |     |  |
| Read-only re | egisters[7]                    |                                                                 |              |                          |     |     |  |
| 30h          | DIAG_BASIC                     | basic diagnostics; see Section 11.2                             |              |                          |     |     |  |
| 31h          | DIAG_CTRL                      | controller diagnostics; see Section 11.2                        |              |                          |     |     |  |
| 32h          | ISR                            | interrupt status register; see Section 11.2                     |              |                          |     |     |  |
| 33h          | VERSION                        | device version number; see Section 11.2                         |              |                          |     |     |  |
| 34h          | DIAG_CHAN_01                   | VOUTHIGH and VOUTLOW states [8]; see Section 11.2               |              |                          |     |     |  |
| 35h          | DIAG_CHAN_02                   | TSNSOPEN signal state[9]; see Section 11.2                      |              |                          |     |     |  |
| 38h          | DIAG_DETAIL_CH0                | detail diagnostics; channel 0; see Section 11.2                 |              |                          |     |     |  |
| 39h          | DIAG_DETAIL_CH1                | detail diagnostics; channel 1; see Section 11.2                 |              |                          |     |     |  |

Table 5. User-accessible registers ...continued

| Register[1] | Name            | Description                                     | Mask   | Version default value[2] |    |    |
|-------------|-----------------|-------------------------------------------------|--------|--------------------------|----|----|
|             |                 |                                                 | option | FE                       | FM | FY |
| 3Ah         | DIAG_DETAIL_CH2 | detail diagnostics; channel 2; see Section 11.2 |        |                          |    |    |
| 3Bh         | DIAG_DETAIL_CH3 | detail diagnostics; channel 3; see Section 11.2 |        |                          |    |    |
| 3Ch         | DIAG_DETAIL_CH4 | detail diagnostics; channel 4; see Section 11.2 |        |                          |    |    |
| 3Dh         | DIAG_DETAIL_CH5 | detail diagnostics; channel 5; see Section 11.2 |        |                          |    |    |
| 3Eh         | DIAG_DETAIL_CH6 | detail diagnostics; channel 6; see Section 11.2 |        |                          |    |    |
| 3Fh         | DIAG_DETAIL_CH7 | detail diagnostics; channel 7; see Section 11.2 |        |                          |    |    |

- [1] This column denotes either the address used to write to the indicated register, or the data sent to register READBACK (27h) to read back from the indicated register.
- [2] Default values for read/write registers are either fixed or programmable as mask options for individual types.
- [3] 8-bit read/write registers store settings that control the behavior of the device. Default values are stored at power-on reset and data can be changed via SPI-bus communication. To help provide security of operation these registers can also be read back.
- [4] Another metal mask option is available, which means that WRITE\_PROTECT is set. CHAN\_WD\_MAP and WD\_TO registers are write-protected by this option. The other registers indicated will be reloaded with default values if an SPI watchdog time-out occurs.
- [5] Only bit 7 is mask programmable.
- [6] 8-bit write-only registers clear tripped channels, interrupt and watchdog states when data is written. The values are not stored and cannot be read back.
- [7] 16-bit read-only registers contain data about the state of the device for diagnostic use. Data cannot be written to these registers.
- [8] VOUTHIGH: high-side FET is in on-state for overcurrent protection (> V<sub>th(on)(bat-KEL)</sub>).
  VOUTLOW: high-side FET output voltage is below the voltage required for open-circuit detection (< V<sub>det(oc)off</sub>).
- [9] TSNSOPEN: temperature sensor open-circuit.

### 9.3.2 Serial Peripheral Interface (SPI)

The SPI is used for communication with a controller and provides control and diagnostic functions. The device is configured as an SPI slave.

The interface consists of SPI Chip Select (SCSN), Serial Clock (SCLK), Serial Data In (SDI) and Serial Data Out (SDO). SPI communication is enabled when SCSN is set LOW. Data is shifted out to pin SDO on the SCLK rising edge. The data shifted out depends on which register is addressed by register READBACK (27h). Data is shifted in from pin SDI on the SCLK falling edge.

The controller can be timed to send data to SDI on the SCLK rising edge with data valid on the falling edge. Data is valid for reading on the falling edge. For full timing requirements; see <a href="Table 25">Table 25</a> "Recommended operating conditions" and <a href="Figure 9"SPI">Figure 9 "SPI">Figure 9 "SPI</a> timing definitions".

SPI communication uses 16-bit words; see <u>Figure 3</u>. The most significant byte, the register address byte, is transferred first. The 2 most significant bits of the register address byte are not used, they must always be logic 0. The 6 least significant bits form the actual register address.



When SCSN is set HIGH after a 16-bit valid communication, then the SDO output becomes inactive and goes to high-impedance. The data in the low byte is then transferred to the address given in the high byte. After this is completed the SPI shift register is refreshed with the latest contents of the register addressed by the entry in register READBACK. When 8-bit registers are read, the least significant byte is padded with 55h.

Data is checked for validity after SCSN goes HIGH. It is valid if the count of SCLK negative edges is a multiple of 8 and the address part (high byte) of the 16-bit message contains a valid address. An invalid address will result in a value of 00h being sent on SDO. To allow time for validity checking, writing data and refreshing the shift register, SCSN must be disabled (HIGH) for a period  $t_{w(SCSN)}$ .



To support 8-bit microcontrollers an 8-bit operation is possible; see <u>Figure 5</u>. In this operation, SCSN is taken HIGH between the 8-bit bytes. SDO is taken HIGH before the SCLK of the low byte to indicate that the low byte is to be sent.



A number of devices can be daisy chained by connecting the SDO of the first device to the SDI of the next device and so on; see Figure 6.

All devices have their SCSN inputs connected to the same controller chip select so that they can be selected together. When n devices are daisy chained, then n SPI 16-bit word cycles must be executed to program all devices. Daisy chaining cannot be used with 8-bit SPI operation.



### 9.3.3 SPI watchdog

The SPI watchdog detects if there is a breakdown in the SPI communication with the controller. A timer is activated that resets when a valid communication is received. If no valid SPI communications are received within the specified time-out period, the watchdog will signal this to the control logic.

The SPI watchdog is enabled either by setting pin WDEN = HIGH or by enabling watchdog active with bit WD\_TO[5]. FET channels can be turned either on or off when a watchdog time-out occurs as set by register CHAN\_WD\_MAP. Pin WDTON is set LOW for a selectable period when a watchdog time-out occurs and can be used as a reset for the controller. An interrupt on pin INTN can also be set when a watchdog time-out occurs.

Other functions of the device are not changed in Watchdog mode. In particular, if the SPI fault that caused the condition is resolved, SPI communication would work and diagnostics could be performed.

See <u>Section 11.1 "Reset for interrupt and SPI watchdog"</u> for details of clearing watchdog states.

Table 6. Select channel watchdog behavior register (address 0Ch) bit description

| Address | Register | Bit | Description                                                           |
|---------|----------|-----|-----------------------------------------------------------------------|
| 0Ch     | •        |     | behavior when watchdog time-out occurs in individual channels 7 to 0: |
|         |          |     | 1 = turn selected channel on <sup>[2]</sup>                           |
|         |          |     | 0 = turn selected channel off                                         |

- [1] A metal mask option WRITE\_PROTECT is available, which means that registers are write protected.
- [2] Provided channel is not mapped to a direct input pin. If channel is mapped to a direct input pin, then the channel will only turn on if the direct input pin is HIGH.

Table 7. Watchdog time-out period setting register (address 0Dh) bit description

| Address | Register | Bit    | Description                           |
|---------|----------|--------|---------------------------------------|
| 0Dh     | WD_TO    | 7 to 6 | not used                              |
|         |          | 5      | enable watchdog                       |
|         |          | 4 to 0 | watchdog time-out period; see Table 8 |

Table 8. Watchdog time-out period

Given times are valid for nominal master clock frequency.

| Time-out | t period |       |        |       |       |       |        |
|----------|----------|-------|--------|-------|-------|-------|--------|
| Value    | Time     | Value | Time   | Value | Time  | Value | Time   |
| 00h      | 1.0 ms   | 08h   | 4.1 ms | 10h   | 16 ms | 18h   | 66 ms  |
| 01h      | 1.3 ms   | 09h   | 5.1 ms | 11h   | 20 ms | 19h   | 82 ms  |
| 02h      | 1.5 ms   | 0Ah   | 6.1 ms | 12h   | 25 ms | 1Ah   | 98 ms  |
| 03h      | 1.8 ms   | 0Bh   | 7.2 ms | 13h   | 29 ms | 1Bh   | 115 ms |
| 04h      | 2.0 ms   | 0Ch   | 8.2 ms | 14h   | 33 ms | 1Ch   | 131 ms |
| 05h      | 2.6 ms   | 0Dh   | 10 ms  | 15h   | 41 ms | 1Dh   | 164 ms |
| 06h      | 3.1 ms   | 0Eh   | 12 ms  | 16h   | 49 ms | 1Eh   | 197 ms |
| 07h      | 3.6 ms   | 0Fh   | 14 ms  | 17h   | 57 ms | 1Fh   | 229 ms |

# 9.3.4 Pulse-Width Modulation (PWM)

PWM can be implemented on selected channels by either an internally generated signal or an externally connected signal.

For the internally generated signal, it is possible to select frequency and duty cycle and to synchronize the selected channels. The internally generated signal is used when the duty cycle is set to less than 100 %. For both internal and external PWM signals it is possible to specify the point at which the FET current is sampled in the PWM period.

An external PWM signal can be connected to the input pin INP (intended for normal PWM operation) or pins IN0 to IN3 (intended for fail-safe operation). The required channels are then mapped accordingly.

Table 9. PWM setting registers (addresses 09h, 0Ah, 0Fh, 10h to 17h) bit description

| Table 3.   | r will setting registers (addresses 65h, 64h, 61 h, 16h to 17h) bit description |        |                                                                                                                                     |  |  |
|------------|---------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Address    | Register                                                                        | Bit    | Description                                                                                                                         |  |  |
| 09h        | PWM_SYNC[1]                                                                     | 7 to 0 | PWM synchronization in individual channels 7 to 0:                                                                                  |  |  |
|            |                                                                                 |        | 1 = selected channel synchronized to previous channel in this mode                                                                  |  |  |
|            |                                                                                 |        | 0 = selected channel one eighth of internal PWM cycle out of phase                                                                  |  |  |
| 0Ah        | PWM_SAM_                                                                        | 7 to 0 | PWM sample begin or end in individual channels 7 to 0[2]:                                                                           |  |  |
|            | BEGINEND                                                                        |        | 1 = selected channel set to end                                                                                                     |  |  |
|            |                                                                                 |        | 0 = selected channel set to start                                                                                                   |  |  |
| 0Fh        | INT_PWM_FREQ[3]                                                                 | 7 to 0 | internal PWM frequency setting for all channels:                                                                                    |  |  |
|            |                                                                                 |        | 00h to 3Fh: f = {code + 01h} $\times$ 0.125 Hz, from 0.125 Hz to 8.0 Hz in 0.125 Hz steps                                           |  |  |
|            |                                                                                 |        | 40h to 7Fh: f = {code $-$ 3Fh} $\times$ 0.5 Hz, from 0.5 Hz to 32.0 Hz, in 0.5 Hz steps                                             |  |  |
|            |                                                                                 |        | 80h to BFh: $f = \{code - 7Fh\} \times 2.0 \text{ Hz}$ , from 2.0 Hz to 128.0 Hz, in 2.0 Hz steps                                   |  |  |
|            |                                                                                 |        | C0h to FFh: $f = \{code - BFh\} \times 8.0 \text{ Hz}$ , from 8.0 Hz to 512.0 Hz, in 8.0 Hz steps                                   |  |  |
| 10h to 17h | PWM_DC_CHn[3]                                                                   | 7 to 0 | internal PWM duty cycle for specified channel 7 to 0; duty cycle $\delta$ = (n + 1) / 256, where n = decimal number set in register |  |  |

<sup>[1]</sup> If channels are run out-of-phase each will be staggered by one eighth of a PWM cycle. When more than one channel is selected by this command then the master signal is the channel with the lowest number. This does not apply to the external PWM signal on pin INP.

BUK3F00-50WDXX\_4 © NXP B.V. 2008. All rights reserved.

<sup>[2]</sup> Controls the point of the on-time at which the current is sampled for digital current measurement. Only operates when duty cycle is set to < 100 % or channel is mapped to pin INP.

<sup>[3]</sup> A metal mask option WRITE\_PROTECT is available which means that this register is reloaded with the default value if an SPI watchdog time-out occurs.

The PWM frequency can be monitored by making this an output on pin PWMMON. This is a controller setting; see Section 9.5.5 "Controller settings".

#### 9.3.5 Interrupt

An interrupt can be generated to notify a controller of an error condition. An interrupt will set pin INTN = LOW. Register settings define which faults can generate an interrupt and which FET channels can generate an interrupt for these faults.

Table 10. Interrupt setting registers (addresses 24h, 28h) bit description

| Table 10. | interrupt setting registers (addresses 24n, 20n) bit description |        |                                                              |  |  |  |
|-----------|------------------------------------------------------------------|--------|--------------------------------------------------------------|--|--|--|
| Address   | Register                                                         | Bit    | Description                                                  |  |  |  |
| 24h       | IRQ_MAP[1]                                                       |        | interrupt request mapping; for each bit:                     |  |  |  |
|           |                                                                  |        | 1 = INTN active                                              |  |  |  |
|           |                                                                  |        | 0 = INTN not active                                          |  |  |  |
|           |                                                                  | 7      | invalid SPI communication                                    |  |  |  |
|           |                                                                  | 6      | open-circuit                                                 |  |  |  |
|           |                                                                  | 5      | controller fault (charge pump fault or V <sub>BAT</sub> low) |  |  |  |
|           |                                                                  | 4      | temperature sensor diode open-circuit                        |  |  |  |
|           |                                                                  | 3      | watchdog time-out                                            |  |  |  |
|           |                                                                  | 2      | channel overcurrent (threshold reached or exceeded)          |  |  |  |
|           |                                                                  | 1      | channel overtemperature (threshold exceeded)                 |  |  |  |
|           |                                                                  | 0      | channel tripped under fault condition                        |  |  |  |
| 28h       | IRQ_CHAN_MAP[1]                                                  | 7 to 0 | interrupt generation in individual channels 7 to 0:          |  |  |  |
|           |                                                                  |        | 1 = selected channel can generate interrupt                  |  |  |  |
|           |                                                                  |        | 0 = selected channel cannot generate interrupt               |  |  |  |
|           |                                                                  |        |                                                              |  |  |  |

<sup>[1]</sup> A metal mask option WRITE\_PROTECT is available, which means that this register is reloaded with the default value if an SPI watchdog time-out occurs.

When an interrupt is generated, data in the interrupt status register will indicate the cause. See <u>Section 11.1 "Reset for interrupt and SPI watchdog"</u> for details of reading and clearing interrupt data.

## 9.4 Current measurement

The current measurement is able to monitor the current from the sense connections of the TrenchPLUS FETs. This is achieved by using one current measurement circuit for each channel. The current measurement circuits control conditions at the sense pin of each FET channel and can produce either an analog or digital measurement output. The digital output can be read by a controller.

The current measurement circuit monitors the sense current according to the sense ratio of the TrenchPLUS FET. This ratio is only valid when the sense and main FETs of the TrenchPLUS device are fully active with  $V_{GS}$  at about 4 V or greater, and with the same  $V_{GS}$ .

#### 9.4.1 Current measurement circuits

For FET channels configured as high-side switches, the sense current is pulled from the sense connection. This current is adjusted until the voltage measured at the FET pin kelvin is the same as that measured at the FET pin sense. Since the main and sense

devices have common drain connections, the  $V_{DS}$  of the two devices are equal, and the correct sense current is being pulled. Current measurement is only possible when the voltage on pin KELVIN is above the  $V_{th(on)(bat\text{-}KEL)}$  threshold.

### 9.4.2 Analog current measurement output

An analog current can be output on pin IMEAS that is proportional to the sense current measured on a selected FET channel. Any single channel can be multiplexed to this output at a time.

The accuracy and resolution of analog current measurement is determined by the voltage across the  $R_{IMEAS}$  resistor with the measurement output current and the measurement range used. The measurement current is given by  $I_{meas} = (I_{SENSE} \, / \, I_{meas(ADC)(fs)}) \times 100 \, \mu A$ , where  $I_{SENSE}$  is the FET sense current and  $I_{meas(ADC)(fs)}$  is the set full-scale current for the measurement range. For reliable current measurement, the voltage on pin IMEAS must be less than the measurement supply voltage on pin  $V_{CC(MEASC)}$ . A resistor value giving high resolution at low measurement output current (for example, up to  $I_{meas(ADC)(fs)}$ ) may not provide the range for high measurement output current (for example, up to  $8 \times I_{meas(ADC)(fs)}$ ). Conversely, a value giving the range for high measurement current will give less resolution for low measurement current.

When the selected channel uses PWM, the analog measurement is able to follow the switched waveform, except when the duty cycle is very low, and high-side FETs are in the turn-on state. The voltage on pin IMEAS is limited just below the measurement supply voltage.

Table 11. Analog current channel selection register (address 06h) bit description

| Address       | Register | Bit    | Description                                                                      |
|---------------|----------|--------|----------------------------------------------------------------------------------|
| 06h CURR_MEAS |          | 7 to 4 | not used; must be set to logic 0                                                 |
|               |          | 3      | current measurement setting:                                                     |
|               |          |        | 1 = enables current measurement in selected channel                              |
|               |          |        | 0 = disables current measurement in all channels                                 |
|               |          | 2 to 0 | selects measurement channel; binary value corresponds to channel number (0 to 7) |

### 9.4.3 Digital current measurement output

8-bit successive approximation ADCs are used to measure the sense currents of the FET channels. The measured values are only considered valid when the FET has been on for the full conversion cycle. Digital measurements are stored and can be read by a controller. The reading from the ADC may not indicate zero if the channel is requested off. If PWM is not selected, the values are stored every ADC cycle. For PWM the digital measurement can be sampled at the start or end of the on time.

The ADC reading, up to the maximum 255 bits, is given by: reading =  $255 \times (I_{SENSE} / I_{meas(ADC)(fs)}) \times (50 \ \mu\text{A} / I_{IREFCURR})$ , where  $I_{IREFCURR}$  is the current through the current reference resistor ( $R_{IREFCURR}$ ). At  $I_{IREFCURR}$  =  $50 \ \mu\text{A}$  this equation simplifies to give a direct relationship with the analog measurement current.

# 9.4.4 Low battery supply voltage conditions

The current measurement interface operates at voltages very near the battery voltage. To permit reasonable headroom in the circuit, the current measurement interface is powered from the charge pump. The circuit cannot operate correctly when it is close to ground, as

BUK3F00-50WDXX\_4 © NXP B.V. 2008. All rights reserved

occurs in very low battery conditions. The current measurement interface may be non-functional, or may have degraded accuracy under low (out-of-specification) charge pump conditions.

### 9.5 TrenchPLUS FET interface

The FET interface provides channel switching (on and off) and protection with the following features, described in priority order.

### 9.5.1 Overtemperature protection

Overtemperature protection is adjusted by selecting the trip level of the temperature sense diode for each channel. To relate this to actual trip temperature, refer to the specification of the specific TrenchPLUS FET devices. Overtemperature protection can also be set to auto-reset with hysteresis (to reduce the possibility of repeated resets when the temperature remains high) or to latch on fault. The device also detects and reports a fault if the connection to a temperature sense diode is open-circuit.

Table 12. Overtemperature protection setting registers (addresses 08h, 18h, 19h) bit description

|         | description            |        |                                                                                          |  |
|---------|------------------------|--------|------------------------------------------------------------------------------------------|--|
| Address | Register               | Bit    | Description                                                                              |  |
| 08h     | CHAN_OT_FAULT_         | 7 to 0 | overtemperature fault clear in channels 3 to 0:                                          |  |
|         | CLR[1]                 |        | 1 = selected channel set to auto reset with hysteresis                                   |  |
|         |                        |        | 0 = selected channel set to latches on fault                                             |  |
| 18h     | OT_TRIPLEV_<br>CH30[1] |        | set overtemperature trip level in channels 3 to 0 to one of four voltage trip levels[2]: |  |
|         |                        |        | 00 = 2.31 V                                                                              |  |
|         |                        |        | 01 = 2.25 V                                                                              |  |
|         |                        |        | 10 = 2.16 V                                                                              |  |
|         |                        |        | 11 = 2.00 V                                                                              |  |
|         |                        | 7, 6   | channel 3 temperature sense diode threshold voltage                                      |  |
|         |                        | 5, 4   | channel 2 temperature sense diode threshold voltage                                      |  |
|         |                        | 3, 2   | channel 1 temperature sense diode threshold voltage                                      |  |
|         |                        | 1, 0   | channel 0 temperature sense diode threshold voltage                                      |  |
| 19h     | OT_TRIPLEV_<br>CH74[1] |        | set overtemperature trip level in channels 7 to 4 to one of four voltage trip levels[2]: |  |
|         |                        |        | 00 = 2.31 V                                                                              |  |
|         |                        |        | 01 = 2.25 V                                                                              |  |
|         |                        |        | 10 = 2.16 V                                                                              |  |
|         |                        |        | 11 = 2.00 V                                                                              |  |
|         |                        | 7, 6   | channel 7 temperature sense diode threshold voltage                                      |  |
|         |                        | 5, 4   | channel 6 temperature sense diode threshold voltage                                      |  |
|         |                        | 3, 2   | channel 5 temperature sense diode threshold voltage                                      |  |
|         |                        | 1, 0   | channel 4 temperature sense diode threshold voltage                                      |  |
|         |                        |        |                                                                                          |  |

<sup>[1]</sup> A metal mask option WRITE\_PROTECT is available which means that this register is reloaded with the default value if an SPI watchdog time-out occurs.

<sup>[2]</sup> Nominal trip voltages quoted for each trip level. Refer to data sheet for TrenchPLUS FET devices for equivalent temperature measurement.

### 9.5.2 Overcurrent protection

The overcurrent protection on each channel allows for high inrush currents. This protection also allows for turn-on or transient low battery conditions that can occur with the configuration of high-side FET switches. Delay time in operating overcurrent protection is determined by the actual FET.

For high-side switches, FET turn-on is determined when the sense voltage exceeds the low sense threshold voltage ( $V_{th(sense)low}$ ), within 40  $\mu s$  (nominal), and when the battery-to-kelvin voltage exceeds the on-state threshold voltage between battery and pin KELVIN ( $V_{th(on)(bat\text{-KEL})}$ ).

The following overcurrent protection is available:

**Turn-on overcurrent trip (TONOCH)** — For channels configured as high-side switches. Operates during FET turn-on or transient low battery conditions. The threshold level is a set multiple of  $I_{meas(ADC)(fs)} \times (I_{IREFCURR} / 50 \,\mu\text{A})$ . This is simplified when  $I_{IREFCURR} = 50 \,\mu\text{A}$ . For low current sense voltage (< 2.5 V) the trip level is below the specified multiple of  $I_{meas(ADC)(fs)}$ . This protection cannot be disabled.

Overcurrent high trip (OCH) — For channels configured as high-side switches. This does not operate during FET turn-on or transient low battery conditions. The threshold level is a set multiple of  $I_{meas(ADC)(fs)}\times (I_{IREFCURR}$  / 50  $\mu A)$ . This is simplified when  $I_{IREFCURR}$  = 50  $\mu A$ . This protection cannot be disabled or delayed.

**Overcurrent low trip (OCL)** — Operates at set currents of the ADC output up to  $I_{meas(ADC)(fs)}$  with the ADC measurement accuracy. The threshold level is set by register CURR\_TRIPLEV\_CHn. This protection can be disabled or delayed.

Table 13. FET channel protection setting registers (addresses 07h, 1Ah to 23h, 25h) bit description

| Address | Register              | Bit    | Description                                                                                     |
|---------|-----------------------|--------|-------------------------------------------------------------------------------------------------|
| 07h     | SEL_CURR_TRIP_CHAN[1] | 7 to 0 | select current tripping for OCL in individual channels 7 to 0:                                  |
|         |                       |        | 1 = selected                                                                                    |
|         |                       |        | 0 = not selected                                                                                |
| 1Ah     | IFSC_CH30[1]          |        | set I <sub>meas(ADC)(fs)</sub> data bits in channels 3 to 0 to one of four current trip levels: |
|         |                       |        | 00 = 0.5  mA                                                                                    |
|         |                       |        | 01 = 1.0  mA                                                                                    |
|         |                       |        | 10 = 1.5 mA                                                                                     |
|         |                       |        | 11 = 2.0 mA                                                                                     |
|         |                       | 7, 6   | set channel 3 full-scale current bits 1 and 0                                                   |
|         |                       | 5, 4   | set channel 2 full-scale current bits 1 and 0                                                   |
|         |                       | 3, 2   | set channel 1 full-scale current bits 1 and 0                                                   |
|         |                       | 1, 0   | set channel 0 full-scale current bits 1 and 0                                                   |

Table 13. FET channel protection setting registers (addresses 07h, 1Ah to 23h, 25h) bit description ...continued

|               | •                   |        |                                                                                                 |
|---------------|---------------------|--------|-------------------------------------------------------------------------------------------------|
| Address       | Register            | Bit    | Description                                                                                     |
| 1Bh           | IFSC_CH74[1]        |        | set I <sub>meas(ADC)(fs)</sub> data bits in channels 7 to 4 to one of four current trip levels: |
|               |                     |        | 00 = 0.5  mA                                                                                    |
|               |                     |        | 01 = 1.0  mA                                                                                    |
|               |                     |        | 10 = 1.5 mA                                                                                     |
|               |                     |        | 11 = 2.0 mA                                                                                     |
|               |                     | 7, 6   | set channel 7 full-scale current bits 1 and 0                                                   |
|               |                     | 5, 4   | set channel 6 full-scale current bits 1 and 0                                                   |
|               |                     | 3, 2   | set channel 5 full-scale current bits 1 and 0                                                   |
|               |                     | 1, 0   | set channel 4 full-scale current bits 1 and 0                                                   |
| 1Ch to<br>23h | CURR_TRIPLEV_CHn[1] | 7 to 0 | overcurrent trip threshold in channels 7 to 0; each bit represents $I_{meas(ADC)(fs)}$ / 255    |
| 25h           | CURR_TRIP_BLANKTIME | 7, 6   | not used: must be set to logic 0                                                                |
|               |                     | 5 to 0 | set overcurrent trip blanking time; see Table 14                                                |
|               |                     |        |                                                                                                 |

<sup>[1]</sup> A metal mask option WRITE\_PROTECT is available, which means that this register is reloaded with the default value if an SPI watchdog time-out occurs.

Table 14. Overcurrent low trip blanking time

| Blanking |         |       |         |       |        |       |        |
|----------|---------|-------|---------|-------|--------|-------|--------|
| Value    | Time    | Value | Time    | Value | Time   | Value | Time   |
| 00h      | 0 ms    | 0Ch   | 0.51 ms | 18h   | 4.1 ms | 24h   | 33 ms  |
| 01h      | 0.08 ms | 0Dh   | 0.64 ms | 19h   | 5.1 ms | 25h   | 41 ms  |
| 02h      | 0.10 ms | 0Eh   | 0.77 ms | 1Ah   | 6.1 ms | 26h   | 49 ms  |
| 03h      | 0.11 ms | 0Fh   | 0.90 ms | 1Bh   | 7.2 ms | 27h   | 57 ms  |
| 04h      | 0.13 ms | 10h   | 1.0 ms  | 1Ch   | 8.2 ms | 28h   | 66 ms  |
| 05h      | 0.16 ms | 11h   | 1.3 ms  | 1Dh   | 10 ms  | 29h   | 82 ms  |
| 06h      | 0.19 ms | 12h   | 1.5 ms  | 1Eh   | 12 ms  | 2Ah   | 98 ms  |
| 07h      | 0.22 ms | 13h   | 1.8 ms  | 1Fh   | 14 ms  | 2Bh   | 115 ms |
| 08h      | 0.26 ms | 14h   | 2.0 ms  | 20h   | 16 ms  | 2Ch   | 131 ms |
| 09h      | 0.32 ms | 15h   | 2.6 ms  | 21h   | 20 ms  | 2Dh   | 164 ms |
| 0Ah      | 0.38 ms | 16h   | 3.1 ms  | 22h   | 25 ms  | 2Eh   | 197 ms |
| 0Bh      | 0.45 ms | 17h   | 3.6 ms  | 23h   | 29 ms  | 2Fh   | 229 ms |

## 9.5.3 Gate inductive ring-off clamp

For high-side switches an inductive ring-off clamp can provide gate-source voltage to allow conduction through the FET. This protects the FET by reducing the possibility of high drain-source voltages when turning off current to an inductive load. The gate is initially set to the source voltage to turn the FET off. During turn-off an inductive load will force the source voltage negative and the gate will follow this until the voltage between gate and ground reaches the inductive ring-off clamping voltage  $V_{CL}$ . As the source voltage continues negative, the gate-to-source voltage will increase, turning the FET on and allowing conduction through the FET and preventing excessive voltage between drain and

source. The negative voltage on the source then forces current in the inductive load to reduce rapidly to zero. As the source voltage returns to ground, the gate-source voltage becomes zero and the FET is turned off.

## 9.5.4 Loss-of-ground protection

A loss-of-ground condition can occur if the ground connection for the circuit is disconnected with the load ground still connected. With the FET off, it is possible for the ground voltage to drift up to battery voltage with the FET source voltage still held at ground. A resistance between pins GATE and KELVIN will hold the FET off provided the inductive ring-off clamping voltage  $V_{CL}$  between gate and ground is not exceeded, otherwise the FET will start to turn on. Hence, loss of ground protection can only be guaranteed when  $V_{BAT} < |V_{CL}|$ .

### 9.5.5 Controller settings

It is possible to select a low switching rate for high-side switches at the beginning of turn-on and at the end of turn-off. This switching option improves EMC in the high-side switching application.

The PWM frequency can be monitored on pin PWMMON. This output has a 50 % duty cycle.

Table 15. Controller settings register (address 0Eh) bit description

| Address        | Register    | Bit    | Description                                  |
|----------------|-------------|--------|----------------------------------------------|
| 0Eh CTRL_SET11 | CTRL_SET[1] | 7 to 4 | not applicable; set to logic 0               |
|                |             | 3      | sets switching rate of turn-on and turn-off: |
|                |             |        | 1 = low switching rate[2]                    |
|                |             |        | 0 = high switching rate                      |
|                |             | 2      | PWM signal on pin PWMMON:                    |
|                |             |        | 1 = available                                |
|                |             |        | $0 = \text{not available}^{[3]}$             |
|                |             | 1 to 0 | not used; must be set to logic 0             |

<sup>[1]</sup> A metal mask option WRITE\_PROTECT is available which means that this register is reloaded with the default value if an SPI watchdog time-out occurs.

## 9.5.6 Open-circuit detection

Open-circuit is normally detected when switches are in the on-state. The ADC checks that at least a minimal current is flowing through the sense circuit. The threshold level is determined by the setting DIG OLTH[3:0] and is a mask option.

For high-side switches it is possible to detect an open-circuit in the off-state. The FET kelvin source voltage is monitored with a current  $I_{det(oc)off}$  and an open-circuit is reported if the threshold voltage  $V_{det(oc)off}$  is exceeded after a nominal 192  $\mu$ s delay. This off-state open-circuit detection is independent of on-state open-circuit detection. For high-side switches in the off-state, it is also possible to detect when the voltage between pin KELVIN and  $V_{BAT}$  is less than  $V_{th(on)(bat-KEL)}$  (a short-circuit).

<sup>[2]</sup> If the FIXED\_GATE\_SLEW\_RATE setting is **not** set, the low switching rate is only set at the start of turn-on and turn-off; see Section 10 "Fixed functional settings".

<sup>[3]</sup> When signal not available, this pin goes to 0 V.

Table 16. Off-state open-circuit detection register (address 26h) bit description

| Address | Register    | Bit    | Description                                                       |
|---------|-------------|--------|-------------------------------------------------------------------|
| 26h     | OLDET_ONOFF | 7 to 0 | off-state open-circuit detection 1 in individual channels 7 to 0: |
|         |             |        | 1 = off-state open-circuit detection enabled in selected channel  |
|         |             |        | 0 = off-state open-circuit detection disabled in selected channel |

<sup>[1]</sup> For high-side switches only.

### 9.5.7 Channel selection

Channel selection allows the FET channels to be switched on directly.

Table 17. Channel selection register (address 01h) bit description

| Address | Register   | Bit    | Description                                     |
|---------|------------|--------|-------------------------------------------------|
| 01h     | CHAN_ONOFF | 7 to 0 | direct switch-on of individual channels 7 to 0: |
|         |            |        | 1 = selected channel on                         |
|         |            |        | 0 = selected channel off                        |

# 9.5.8 Mapping channels for direct channel control and PWM

Channels can be mapped to the input pin INP (intended for an external PWM signal) or to pins IN0 to IN3 for direct control (intended for fail-safe channel control by connection to  $V_{CC(LOG)EXT}$  and GND, or an external PWM signal). All channels (0 to 7) can be mapped to pin INP. Channels 0 to 3 can be mapped to pins IN0 and IN1. Channels 4 to 7 can be mapped to pins IN2 and IN3. Input pins IN0 plus IN1 and IN2 plus IN3 are combined according to the AND/OR operation. If a channel is switched on (by register CHAN\_ONOFF), the channel is switched on irrespective of the state on the direct input pins IN0 to IN3; see Section 9.5.7.

Table 18. Channel selection and pin mapping register (addresses 02h to 05h) bit description

| Register       | Bit                           | Description                                  |
|----------------|-------------------------------|----------------------------------------------|
| IN02_MAP[1][2] |                               | direct input pins IN0 and IN2 mapping:       |
|                |                               | 1 = mapped                                   |
|                |                               | 0 = not mapped                               |
|                | 7 to 4                        | map individual channels 7 to 4 to pin IN2    |
|                | 3 to 0                        | map individual channels 3 to 0 to pin IN0    |
| IN13_MAP[1][2] |                               | direct input pins IN1 and IN3 mapping:       |
|                |                               | 1 = mapped                                   |
|                |                               | 0 = not mapped                               |
|                | 7 to 4                        | map individual channels 7 to 4 to pin IN3    |
|                | 3 to 0                        | map individual channels 3 to 0 to pin IN1    |
| INP_MAP[2]     | 7 to 0                        | direct input pin INP map channels 7 to 0:    |
|                |                               | 1 = mapped                                   |
|                |                               | 0 = not mapped                               |
|                | IN02_MAP[1][2] IN13_MAP[1][2] | T to 4 3 to 0  IN13_MAP[1][2]  7 to 4 3 to 0 |

BUK3F00-50WDXX\_4 © NXP B.V. 2008. All rights reserved.

Table 18. Channel selection and pin mapping register (addresses 02h to 05h) bit description ...continued

| Address          | Register     | Bit                                                           | Description                                                   |
|------------------|--------------|---------------------------------------------------------------|---------------------------------------------------------------|
| 05h ANDOR_MAP[1] | ANDOR_MAP[1] |                                                               | direct input pin AND/OR operation                             |
|                  | 7 to 4       | direct input AND/OR operation for individual channels 7 to 4: |                                                               |
|                  |              |                                                               | 1 = pin IN2 AND pin IN3                                       |
|                  |              |                                                               | 0 = pin IN2 OR pin IN3                                        |
|                  |              | 3 to 0                                                        | direct input AND/OR operation for individual channels 3 to 0: |
|                  |              |                                                               | 1 = pin IN0 AND pin IN1                                       |
|                  |              |                                                               | 0 = pin IN0 OR pin IN1                                        |

- [1] A metal mask option WRITE\_PROTECT is available, which means that these registers are reloaded with the default value if an SPI watchdog time-out occurs.
- [2] In Watchdog mode; pins IN0 to IN3 reset channel faults (such as short-circuit) when the pin is set to LOW; Pin INP does not reset channel faults. Hence, it is not recommended that an external PWM signal is connected to pins IN0 to IN3 for normal operation.

### 9.5.9 FET channel on/off control

Each FET channel can be switched by a request from different sources, the logical relationship between these sources is shown in <u>Figure 7</u>.



### 9.5.10 Power dissipation

The FET interface comprises a significant part of the BUK3F00-50WD thermal budget. The dissipation is caused by the regulation of the SENSE pin voltage while sinking the sense current. The dissipation, per channel, can be estimated from the product of  $I_{SENSE}$  and  $V_{BAT}$ . Special care should be taken at high battery voltages that the power dissipation does not cause the device to overheat.

## 9.5.11 Trip and retry

This automatically handles short duration OCH, TONOCH and OCL faults. However, switching into a short-circuit imposes considerable stress on the MOSFET and may reduce its life. The user must ensure that the effects are fully evaluated before implementation. If there is any doubt, then trip and retry should not be used.

If trip and retry is used and a channel still trips off, then the channel should not be turned on again before the fault has been removed. This may require a lock-out feature in the controlling software.

The settings for trip and retry are given in Table 19 "Protected settings".

## 9.5.12 Trip-latch

The faults listed will trip-latch a channel: this will not allow the channel to turn on unless the latch is cleared.

Overtemperature — with auto-reset turned off.

**Analog overcurrent** — with no retries allowed.

**Turn-on overcurrent HIGH** — (high-side switches only) with no retries allowed.

**Overcurrent LOW** — with no retries allowed and OCL tripping enabled.

To clear a channel trip-latch condition; see <u>Section 11.1 "Reset for interrupt and SPI</u> watchdog".

# 10. Fixed functional settings

A number of settings are fixed mask options. These settings do not have a register address and cannot be read or changed by the user.

Table 19. Protected settings

| Name             | Bit    | Description                                                                  | Version values | on setti<br>s | ng   |
|------------------|--------|------------------------------------------------------------------------------|----------------|---------------|------|
|                  |        |                                                                              | FE             | FM            | FY   |
| DIG_OLTH         |        | open-circuit threshold level; 8-bit register                                 | 23h            | 23h           | 23h  |
|                  | 7 to 4 | not applicable                                                               |                |               |      |
|                  | 3 to 0 | high side: (0000) b3, b2, b1, b0                                             |                |               |      |
| DIG_FET          |        | channel tripping behavior and filter times                                   | 0C1h           | 0C1h          | 0C1h |
|                  | 8, 7   | t <sub>low(bat)</sub> setting:                                               |                |               |      |
|                  |        | 00/11 = 128 μs (min) to 144 μs (max)                                         |                |               |      |
|                  |        | 01 = 256 μs (min) to 288 μs (max)                                            |                |               |      |
|                  |        | 10 = 512 μs (min) to 576 μs (max)                                            |                |               |      |
|                  | 6, 5   | t <sub>high(bat)</sub> setting:                                              |                |               |      |
|                  |        | 00/11 = 16 μs (min) to 20 μs (max)                                           |                |               |      |
|                  |        | 01 = 32 μs (min) to 40 μs (max)                                              |                |               |      |
|                  |        | 10 = 64 μs (min) to 80 μs (max)                                              |                |               |      |
|                  | 4      | high-side channels on low V <sub>BAT</sub> :                                 |                |               |      |
|                  |        | 1 = no trip                                                                  |                |               |      |
|                  |        | 0 = trip                                                                     |                |               |      |
|                  | 3, 2   | trip channel output filter time:                                             |                |               |      |
|                  |        | 00 = immediate                                                               |                |               |      |
|                  | 1, 0   | TONOCH filter time (in turn-on state):                                       |                |               |      |
|                  |        | 00 = immediate                                                               |                |               |      |
|                  |        | 01 = 1.0 μs                                                                  |                |               |      |
|                  |        | 10 = 1.5 μs                                                                  |                |               |      |
|                  |        | 11 = 2.0 μs (min) to 3.0 μs (max)                                            |                |               |      |
| CHAN_ALLOW_RETRY | 7 to 0 | allow trip and retry after OCH, TONOCH or OCL faults select channels 7 to 0: | FFh            | FFh           | FFh  |
|                  |        | 1 = allowed                                                                  |                |               |      |
|                  |        | 0 = not allowed                                                              |                |               |      |
| RETRY_SETTINGS   |        | trip retry delay and number of retries                                       | 1Bh            | 1Bh           | 1Bh  |
|                  | 4, 3   | wait time before retry:                                                      |                |               |      |
|                  |        | 00 = 64 μs (min) to 128 μs (max)                                             |                |               |      |
|                  |        | 01 = 192 μs (min) to 256 μs (max)                                            |                |               |      |
|                  |        | $10 = 320 \mu s$ (min) to $384 \mu s$ (max)                                  |                |               |      |
|                  |        | 11 = 448 μs (min) to 512 μs (max)                                            |                |               |      |
|                  | 2 to 0 | number of retries, set binary number                                         |                |               |      |
| WRITE_PROTECT    | 0      | write protect (registers WD_TO and CHAN_WD_MAP)[1]:                          | 1b             | 1b            | 1b   |
|                  |        | 1 = no write access                                                          |                |               | •    |
|                  |        | 0 = write access                                                             |                |               |      |
|                  |        | v = 11110 00000                                                              |                |               |      |

Table 19. Protected settings ...continued

| Name                 | Bit    | Description                        |                       |                                    |      | on sett | ing  |
|----------------------|--------|------------------------------------|-----------------------|------------------------------------|------|---------|------|
|                      |        |                                    |                       |                                    | FE   | FM      | FY   |
| WDPN_LOW_TIME        | 7 to 0 | watchdog time-out L                | OW time pulse (on p   | in WDTON)                          | 00h  | 00h     | 00h  |
|                      |        | 00h = 1.0  ms                      | 0Bh = 7.2  ms         | 16h = 49  ms                       |      |         |      |
|                      |        | 01h = 1.3  ms                      | 0Ch = 8.2  ms         | 17h = 57  ms                       |      |         |      |
|                      |        | 02h = 1.5  ms                      | 0Dh = 10  ms          | 18h = 66  ms                       |      |         |      |
|                      |        | 03h = 1.8  ms                      | 0Eh = 12 ms           | 19h = 82  ms                       |      |         |      |
|                      |        | 04h = 2.0  ms                      | 0Fh = 14  ms          | 1Ah = 98  ms                       |      |         |      |
|                      |        | 05h = 2.6  ms                      | 10h = 16  ms          | 1Bh = 115 ms                       |      |         |      |
|                      |        | 06h = 3.1  ms                      | 11h = 20  ms          | 1Ch = 131 ms                       |      |         |      |
|                      |        | 07h = 3.6  ms                      | 12h = 25  ms          | 1Dh = 164  ms                      |      |         |      |
|                      |        | 08h = 4.1  ms                      | 13h = 29  ms          | 1Eh = 197 ms                       |      |         |      |
|                      |        | 09h = 5.1  ms                      | 14h = 33  ms          | 1Fh = 229 ms                       |      |         |      |
|                      |        | 0Ah = 6.1  ms                      | 15h = 41  ms          |                                    |      |         |      |
| VSBATLOW_DEB_EN      | 0      | debounce on V <sub>BAT</sub> Ic    | w signal:             |                                    | 0b   | 0b      | 0b   |
|                      |        | 1 = debounce ena                   | bled                  |                                    |      |         |      |
|                      |        | 0 = debounce disa                  | abled                 |                                    |      |         |      |
| NXIFSC_CH0           | -      | channel 0: ratio OCH               | and TONOCH trip I     | evel to I <sub>meas(ADC)(fs)</sub> | 6    | 6       | 6    |
| NXIFSC_CH1           | -      | channel 1: ratio OCH               | and TONOCH trip I     | evel to I <sub>meas(ADC)(fs)</sub> | 6    | 6       | 6    |
| NXIFSC_CH2           | -      | channel 2: ratio OCH               | and TONOCH trip I     | evel to I <sub>meas(ADC)(fs)</sub> | 6    | 6       | 6    |
| NXIFSC_CH3           | -      | channel 3: ratio OCH               | and TONOCH trip I     | evel to I <sub>meas(ADC)(fs)</sub> | 6    | 6       | 6    |
| NXIFSC_CH4           | -      | channel 4: ratio OCH               | and TONOCH trip I     | evel to I <sub>meas(ADC)(fs)</sub> | 3    | 6       | 6    |
| NXIFSC_CH5           | -      | channel 5: ratio OCH               | and TONOCH trip I     | evel to I <sub>meas(ADC)(fs)</sub> | 6    | 6       | 6    |
| NXIFSC_CH6           | -      | channel 6: ratio OCH               | and TONOCH trip I     | evel to I <sub>meas(ADC)(fs)</sub> | 6    | 6       | 6    |
| NXIFSC_CH7           | -      | channel 7: ratio OCH               | and TONOCH trip I     | evel to I <sub>meas(ADC)(fs)</sub> | 6    | 6       | 6    |
| HL_CH0 to HL_CH7     | -      | channel 0 to 7: FET                | configuration (high o | r low side)                        | high | high    | high |
| FIXED_GATE_SLEW_RATE | -      | rising and falling slev<br>turn-on | w rates have fixed va | lues during gate                   | no   | yes     | yes  |

<sup>[1]</sup> Also sets default register reload for watchdog time-out.

# 11. Diagnostic functions

# 11.1 Reset for interrupt and SPI watchdog

An interrupt or SPI watchdog time-out can be reset by writing to the relevant write-only register. Values are not stored and cannot be read back.

Table 20. Write-only (for reset) registers (addresses 29h, 2Ah) bit description

|         | , (             |        |                                                                                                                                                                        |  |  |  |
|---------|-----------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Address | Register        | Bit    | Description                                                                                                                                                            |  |  |  |
| 29h     | CLEAR_CHAN_INTN | 7 to 0 | clears all channels (7 to 0) and interrupt:                                                                                                                            |  |  |  |
|         |                 |        | writing any value other than 00h to this register clears the interrupt and ISR register                                                                                |  |  |  |
|         |                 |        | writing a logic 1 to any bit in this register clears the interrupt and ISR register AND clears the trip latch (resetting the retry register) for that specific channel |  |  |  |
| 2Ah     | CLEAR_WD        | 7 to 0 | clear watchdog state:                                                                                                                                                  |  |  |  |
|         |                 |        | writing any value to this register clears SPI Watchdog mode                                                                                                            |  |  |  |

# 11.2 Diagnostic data

Diagnostic data can be obtained by reading data from the relevant 16-bit read-only registers. Send the register address as data to register READBACK (27h).

Table 21. Read-only (for diagnostic data) registers (addresses 30h to 35h, 38h to 3Fh) bit description

| Address        | Register   | Bit    | Description                     | Bit latches                         |
|----------------|------------|--------|---------------------------------|-------------------------------------|
| 30h            | DIAG_BASIC |        | basic diagnostics               | <u>[1]</u>                          |
|                |            | 15, 14 | channel 7 basic diagnostics     |                                     |
|                |            | 13, 12 | channel 6 basic diagnostics     |                                     |
|                |            | 11, 10 | channel 5 basic diagnostics     |                                     |
|                |            | 9, 8   | channel 4 basic diagnostics     |                                     |
|                |            | 7, 6   | channel 3 basic diagnostics     |                                     |
|                |            | 5, 4   | channel 2 basic diagnostics     |                                     |
|                |            | 3, 2   | channel 1 basic diagnostics     |                                     |
|                |            | 1, 0   | channel 0 basic diagnostics     |                                     |
| 31h            | DIAG_CTRL  |        | controller diagnostics          |                                     |
|                |            | 15     | SPI error: wrong number of bits | yes <u>[2]</u>                      |
|                |            | 14     | V <sub>BAT</sub> low            | yes[3][4]                           |
|                |            | 13     | SPI error: invalid address      | yes[2]                              |
|                |            | 12     | charge pump fault               | yes[3][4]                           |
|                |            | 11     | not used                        |                                     |
|                |            | 10     | logic reset has occurred        | yes <u>[3]</u>                      |
|                |            | 9      | watchdog time-out has occurred  | yes <u><sup>[3]</sup></u>           |
|                |            | 8      | watchdog is enabled             |                                     |
|                |            | 7 to 0 | channel configuration:          |                                     |
|                |            |        | 1 = high side                   |                                     |
|                |            |        | 0 = low side                    |                                     |
| BUK3F00-50WDXX | 4          |        |                                 | © NXP B.V. 2008. All rights reserve |

Read-only (for diagnostic data) registers (addresses 30h to 35h, 38h to 3Fh) bit description ...continued

| Address    | Register        | Bit     | Description                                            |             | Bit latches |
|------------|-----------------|---------|--------------------------------------------------------|-------------|-------------|
| 32h        | ISR             |         | interrupt status                                       | <u>[5]</u>  |             |
|            |                 | 15      | channel overtemperature                                | [6][7]      | yes         |
|            |                 | 14      | logic reset has occurred                               | [8]         | yes         |
|            |                 | 13      | channel tripped by controller (low battery)            | [8][12]     | yes         |
|            |                 | 12      | V <sub>BAT</sub> too low                               | [8]         | yes         |
|            |                 | 11      | charge pump fault                                      | [8]         | yes         |
|            |                 | 10      | watchdog time-out                                      | [9]         | yes         |
|            |                 | 9       | wrong number of bits in SPI communication              | [10]        | yes         |
|            |                 | 8       | invalid address in SPI communication                   | [10]        | yes         |
|            |                 | 7 to 5  | channel index generating interrupt (binary number)     | <u>[6]</u>  | yes         |
|            |                 | 4       | channel tripped by overcurrent                         | [6][11][12] | yes         |
|            |                 | 3       | channel tripped by overtemperature                     | [6][7]      | yes         |
|            |                 | 2       | channel overcurrent                                    | [6][11][13] | yes         |
|            |                 | 1       | channel open-circuit                                   | [6][14]     | yes         |
|            |                 | 0       | channel temperature sensor diode open-circuit          | [6][15]     | yes         |
| 33h        | VERSION         |         | device version number                                  |             |             |
|            |                 | 15 to 8 | main version                                           | [16]        |             |
|            |                 | 7 to 0  | sub-version code                                       | <u>[17]</u> |             |
| 34h        | DIAG_CHAN_01    |         | high-side FET on-state and open-circuit detection      |             |             |
|            |                 | 15 to 8 | high-side FET in on-state for channels 7 to 0          | [18]        |             |
|            |                 | 7 to 0  | high-side FET open-circuit detected on channels 7 to 0 | [18]        |             |
| 35h        | DIAG_CHAN_02    |         | TSNSOPEN and overtemperature detection states          |             |             |
|            |                 | 15 to 8 | value of TSNSOPEN signal for channels 7 to 0           |             |             |
|            |                 | 7 to 0  | not used                                               |             |             |
| 38h to 3Fh | DIAG_DETAIL_CHn |         | detail diagnostics channels 7 to 0                     |             |             |
|            |                 | 15 to 8 | digital current measurement                            |             |             |
|            |                 | 7       | channel temperature sensor open-circuit                | [18]        | yes         |
|            |                 | 6       | open-circuit load detected                             | [18]        | yes         |
|            |                 | 5       | not used                                               |             |             |
|            |                 | 4       | channel overcurrent                                    | [13][18]    | yes         |
|            |                 | 3       | channel overtemperature                                | [18]        | yes         |
|            |                 | 2       | channel tripped by controller (low battery)            | [18]        | yes         |
|            |                 | 1       | shorted output to V <sub>BAT</sub>                     | [18]        | yes         |
|            |                 | 0       | channel requested by user                              |             |             |

<sup>[1]</sup> Values for each channel are (in priority order):

<sup>00 =</sup> no controller fault.

<sup>10 =</sup> channel selected (normal or PWM). Applies during the PWM period when the channel and PWM are both selected.

<sup>01 =</sup> channel not selected but controller fault (low battery). This is latched, only cleared by reading DIAG\_CTRL or selecting channel.

<sup>11 =</sup> channel selected but tripped off. Applies when the channel is selected but tripped by overcurrent or overtemperature.

<sup>[2]</sup> Bit is cleared when register is read or by writing to CLEAR\_CHAN\_INTN (provided SPI fault is mapped to INTN).

<sup>[3]</sup> Bit is cleared when register is read or by writing to CLEAR\_CHAN\_INTN (provided controller fault is mapped to INTN).

- [4] When bit is cleared, value 01 in DIAG\_BASIC is also cleared.
- The bits in this register latch when an interrupt is generated by the given source, once captured no new data is latched. The register is cleared by writing to CLEAR\_CHAN\_INTN.
- Requires specific channel mapped in IRQ CHAN MAP. [6]
- [7] Requires channel overtemperature to be mapped in IRQ\_MAP.
- [8] Requires controller fault to be mapped in IRQ\_MAP.
- [9] Requires watchdog time-out to be mapped in IRQ\_MAP.
- [10] Requires SPI error to be mapped in IRQ\_MAP.
- [11] Requires channel overcurrent to be mapped in IRQ\_MAP.
- [12] Mapping channel tripped in IRQ\_MAP also enables this bit.
- [13] If OCL protection is disabled and current exceeds the OCL level, the register bit is still set and an interrupt generated (provided channel overcurrent is mapped in IRQ\_MAP). This is also true if OCL is delayed and the current exceeds the OCL level during the delay period.
- [14] Requires open-circuit detected to be mapped in IRQ\_MAP.
- [15] Requires temperature sensor diode open-circuit to be mapped in IRQ\_MAP.
- [16] Denotes main product version:

50WDFE: 0Ah Other types: 0Bh

[17] Denotes type or mask version:

50WDFE: 02 50WDFM: 01 50WDFY: 02

Versions may change if mask changes occur during production.

[18] Bit is cleared when register is read or by writing to CLEAR\_CHAN\_INTN.

30 of 52

# 12. Application design-in information



The charge pump pin  $V_{\text{BAT}(CP)}$  can be connected in any one of the following ways:

- Connected directly to pin V<sub>BAT</sub> and the battery supply.
- Connected through the internal resistor to pin V<sub>BAT</sub> and the battery supply.
- Connected through the internal resistor to pin V<sub>BAT</sub> and a filter circuit to the battery supply (as shown in Figure 8).

The method used depends on how important reducing the effect of charge pump noise is for the application circuit.

Table 22. External component requirements

|                         | External component requirements                                                                                            |            |                                                                                   |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------|
| Component               | Remark                                                                                                                     |            | Value                                                                             |
| Charge pun              | np capacitors                                                                                                              |            |                                                                                   |
| Cp                      | non-electrolytic; connect between pins CPP and CPN                                                                         |            | 20 nF (min)                                                                       |
| C <sub>stg</sub>        | non-electrolytic; connect between pins $V_{\text{BAT}(\text{CP})}$ and CT                                                  |            | 1 μF (min)                                                                        |
| Current refe            | erence and measurement resistors                                                                                           |            |                                                                                   |
| R <sub>IREFTEMP</sub>   | connect between pins IREFTEMP and GND                                                                                      | <u>[1]</u> | $24.9 \text{ k}\Omega \pm 1 \%$                                                   |
| R <sub>IREFCURR</sub>   | connect between pins IREFCURR and GND                                                                                      | [2]        | $24.9 \text{ k}\Omega \pm 1 \%$                                                   |
| R <sub>IMEAS</sub>      | connect between pins IMEAS and GND                                                                                         |            |                                                                                   |
|                         | for sense currents up to $3 \times I_{meas(ADC)(fs)}$                                                                      | [3]        | 10 k $\Omega$ ± 2 %                                                               |
|                         | for sense currents up to $8 \times I_{meas(ADC)(fs)}$                                                                      | [3]        | $4.7 \text{ k}\Omega \pm 2 \%$                                                    |
| Digital outp            | ut pull-up resistors                                                                                                       |            |                                                                                   |
| R <sub>INTN</sub>       | connect between pins INTN and $V_{\text{CC(LOG)EXT}}$                                                                      |            | $3.3~\text{k}\Omega$ (min); $10~\text{k}\Omega$ (typ); $100~\text{k}\Omega$ (max) |
| R <sub>WDTON</sub>      | connect between pins WDTON and $V_{\text{CC(LOG)EXT}}$                                                                     |            | $3.3~\text{k}\Omega$ (min); $10~\text{k}\Omega$ (typ); $100~\text{k}\Omega$ (max) |
| TrenchPLUS              | S FET sense resistance[4]                                                                                                  |            |                                                                                   |
| R <sub>sense</sub>      | $I_{\text{meas}(ADC)(fs)} = 0.5 \text{ mA}$                                                                                |            | 100 $\Omega$ (min); 700 $\Omega$ (max)                                            |
|                         | $I_{\text{meas}(ADC)(fs)} = 1.0 \text{ mA}$                                                                                |            | 50 $\Omega$ (min); 350 $\Omega$ (max)                                             |
|                         | $I_{\text{meas}(ADC)(fs)} = 1.5 \text{ mA}$                                                                                |            | 33.3 $\Omega$ (min); 233.3 $\Omega$ (max)                                         |
|                         | $I_{\text{meas}(ADC)(fs)} = 2.0 \text{ mA}$                                                                                |            | 25 $\Omega$ (min); 125 $\Omega$ (max)                                             |
| Module sup              | ply decoupling                                                                                                             |            |                                                                                   |
| $C_{mod}$               | electrolytic                                                                                                               |            | 100 $\mu$ F $\pm$ 20 %                                                            |
| R <sub>flt</sub>        | connect between pins $V_{\text{CC}(\text{MOD})}$ plus $V_{\text{CC}(\text{DIGC})}$ and supply                              | [5]        | 10 $\Omega$ ± 2 %                                                                 |
| C <sub>flt</sub>        | non-electrolytic; connect between pins $V_{\text{CC}(\text{MOD})}$ plus $V_{\text{CC}(\text{DIGC})}$ and GND               | [5]        | 100 nF ± 5 %                                                                      |
| Optional ch             | arge pump filtering                                                                                                        |            |                                                                                   |
| R <sub>flt(CP)</sub>    | charge pump filter resistor connect between pin $V_{\text{BAT}}$ and battery supply                                        | [6]        | 20 Ω (max)                                                                        |
| $C_{flt(CP)}$           | charge pump filter capacitors connect between pin $V_{\text{BAT}}$ and GND and between $R_{\text{flt}(\text{CP})}$ and GND |            | 100 nF (max)                                                                      |
| Optional ga             | te C <sub>iss</sub> compensation                                                                                           |            |                                                                                   |
| C <sub>gate(comp)</sub> | for FETs with low C <sub>iss</sub>                                                                                         |            | 1 nF ± 5 %                                                                        |
| Application             | circuit decoupling                                                                                                         |            |                                                                                   |
| C <sub>rf</sub>         | value to be determined in the application circuit                                                                          |            | -                                                                                 |
| Load resiste            | or                                                                                                                         |            |                                                                                   |
| $R_L$                   | value to be determined in the application circuit                                                                          |            | -                                                                                 |
| Direct input            | pin resistors (not shown in Figure 8)                                                                                      |            |                                                                                   |
|                         | connect between pins V <sub>CC(LOG)EXT</sub> , V <sub>CC(MOD)</sub> and pins IN0 to                                        |            | 50 k $\Omega$ $\pm$ 2 %                                                           |

<sup>[1]</sup> Sets  $I_F$  to nominal 250  $\mu$ A.

BUK3F00-50WDXX\_4 © NXP B.V. 2008. All rights reserved.

<sup>[2]</sup> Sets  $I_{IREFCURR}$  to nominal 50  $\mu$ A.

<sup>[3]</sup> Selection of  $R_{IMEAS}$  for sufficient dynamic range is also dependent on voltage of  $V_{CC(MEASC)}$ . Values quoted assume  $V_{CC(MEASC)} = 5 \text{ V}$ .

<sup>[4]</sup> R<sub>sense</sub> is the drain-source resistance of the sense cells of the TrenchPLUS FET at the nominal drain current. It can be estimated from the product of the current-sense ratio and the drain-source resistance of the main FET.

<sup>[5]</sup> Pins  $V_{CC(MOD)}$  and  $V_{CC(DIGC)}$  can each have separate filtering for good decoupling.

[6] If R<sub>flt(CP)</sub> is not connected, then connect V<sub>BAT</sub> directly with a short. If required, the charge pump can also be supplied directly from V<sub>BAT</sub>.

Table 23. TrenchPLUS FET connections per channel

| Connection | Description                                                                                                      |
|------------|------------------------------------------------------------------------------------------------------------------|
| Gate       | gate of the output power MOSFET switch                                                                           |
| Drain      | drain of the output power MOSFET switch                                                                          |
| Source     | source of the output power MOSFET switch                                                                         |
| Kelvin     | kelvin source connection for current measurement                                                                 |
| Sense      | analog current measurement cell of the MOSFET switch (provides input for digital and analog current measurement) |
| Anode      | temperature sense diode (electrically isolated from other connections)                                           |
| Cathode    | temperature sense diode (electrically isolated from other connections); connect to GND                           |

# 13. Limiting values

Table 24. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                                | Parameter                                                                           | Conditions                                                                   | Min                   | Max  | Unit |
|---------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------|------|------|
| P <sub>tot</sub>                      | total power dissipation                                                             | T <sub>amb</sub> ≤ 85 °C                                                     | -                     | 1    | W    |
| Tj                                    | junction temperature                                                                |                                                                              | <u>[1]</u> –40        | +150 | °C   |
| $T_{stg}$                             | storage temperature                                                                 |                                                                              | -40                   | +150 | °C   |
| Power supplies                        | <b>.</b>                                                                            |                                                                              |                       |      |      |
| $V_{BAT}$                             | battery supply voltage                                                              |                                                                              | <sup>[2]</sup> –32    | +60  | V    |
| $V_{CC(MOD)}$                         | module supply voltage                                                               |                                                                              | -0.5                  | +60  | V    |
| $V_{BAT(CP)}$                         | charge pump battery supply voltage                                                  |                                                                              | -32                   | +60  | V    |
| $V_{CC(DIGC)}$                        | digital core supply voltage                                                         |                                                                              | -0.5                  | +60  | V    |
| $V_{\text{CC}(\text{LOG})\text{EXT}}$ | external logic supply voltage                                                       |                                                                              | <u>[3]</u> −0.5       | +5.5 | V    |
| $V_{\text{CC}(\text{MEASC})}$         | measure circuit supply voltage                                                      |                                                                              | -0.5                  | +7   | V    |
| $\Delta V_{VBAT-VBAT(CP)}$            | voltage difference between pin $V_{\text{BAT}}$ and pin $V_{\text{BAT}(\text{CP})}$ |                                                                              | [ <del>4</del> ] -0.5 | +0.5 | V    |
| Ground levels[5                       | <u>5]</u>                                                                           |                                                                              |                       |      |      |
| $\Delta V_{GND(\text{bat-cp})}$       | ground voltage difference from battery to charge pump                               | GND to GND(CP)                                                               | -0.5                  | +0.5 | V    |
| $\Delta V_{GND(bat\text{-log})}$      | ground voltage difference from battery to logic                                     | GND to GND(DIGC)                                                             | -0.5                  | +0.5 | V    |
| $\Delta V_{GND(cp\text{-log})}$       | ground voltage difference from charge pump to logic                                 | GND(CP) to GND(DIGC)                                                         | -0.5                  | +0.5 | V    |
| FET connection                        | n pins                                                                              |                                                                              |                       |      |      |
| V <sub>x</sub>                        | voltage on pin x                                                                    | pins GATE, KELVIN, SENSE                                                     | -32                   | +60  | V    |
|                                       |                                                                                     | pin ANODE                                                                    | -0.5                  | +7   | V    |
| ΔV                                    | voltage difference                                                                  | between pins KELVIN and $V_{\text{BAT}}$                                     | -60                   | +2   | V    |
|                                       |                                                                                     | between KELVIN pins of 2<br>channels and between SENSE<br>pins of 2 channels | -60                   | +60  | V    |

Table 24. Limiting values ...continued

In accordance with the Absolute Maximum Rating System (IEC 60134).

|                     | 9 )                             | ,                                                          |       |     |      |
|---------------------|---------------------------------|------------------------------------------------------------|-------|-----|------|
| Symbol              | Parameter                       | Conditions                                                 | Min   | Max | Unit |
| Digital inpu        | t pins                          |                                                            |       |     |      |
| $V_{I(dig)}$        | digital input voltage           | pins EN, IN0, IN1, IN2, IN3, INP,<br>SCLK, SCSN, SDI, WDEN | -1.5  | -   | V    |
| I <sub>I(dig)</sub> | digital input current           |                                                            | -     | 1   | mA   |
| Electrostati        | c discharge voltages            |                                                            |       |     |      |
| V <sub>ESD</sub>    | electrostatic discharge voltage | CDM                                                        | [6]   |     |      |
|                     |                                 | corner pins                                                | -     | 750 | V    |
|                     |                                 | other pins                                                 | -     | 500 | V    |
|                     |                                 | НВМ                                                        | [7] _ | 2   | kV   |

- [1] When  $T_i > 125$  °C, the device will function, but electrical parameters may deviate from the specified values.
- [2] Circuits will survive higher transient voltages, provided the clamp rating is not exceeded.
- [3] This limiting value also applies to the open-drain output pins INTN and WDTON.
- [4] Pin  $V_{BAT}$  can be connected from battery supply through pin  $V_{BAT(CP)}$  and internal resistor.
- [5] All 4 GND pins must be connected together to ground.
- [6] CDM: C = 200 pF according to AEC-Q100-002 and 011.
- [7] HBM: C = 100 pF; R = 1.5 k $\Omega$  according to AEC-Q100-002 and 011.

# 14. Recommended operating conditions

Table 25. Recommended operating conditions

| Symbol                  | Parameter                          | Conditions                                            |            | Min                    | Тур | Max                    | Unit              |
|-------------------------|------------------------------------|-------------------------------------------------------|------------|------------------------|-----|------------------------|-------------------|
| Supplies                |                                    |                                                       |            |                        |     |                        |                   |
| $V_{BAT}$               | battery supply voltage             | operating                                             | <u>[1]</u> | 5.5                    | 13  | 52                     | V                 |
| V <sub>BAT(CP)</sub>    | charge pump battery supply voltage |                                                       |            | 9                      | 13  | 52                     | V                 |
| V <sub>CC(MOD)</sub>    | module supply voltage              |                                                       |            | 4.6                    | 13  | 52                     | V                 |
| V <sub>CC(DIGC)</sub>   | digital core supply voltage        |                                                       |            | 4.6                    | 13  | 52                     | V                 |
| V <sub>CC(LOG)EXT</sub> | external logic supply voltage      |                                                       |            | 3.3                    | 5   | 5.5                    | V                 |
| V <sub>CC(MEASC)</sub>  | measure circuit supply voltage     |                                                       |            | 3.3                    | 5   | 5.5                    | V                 |
| SR <sub>bat</sub>       | battery slew rate                  |                                                       | [2]        | -                      | -   | 100                    | V/μs              |
| General                 |                                    |                                                       |            |                        |     |                        |                   |
| T <sub>amb</sub>        | ambient temperature                |                                                       |            | -40                    | +25 | +125                   | °C                |
| FET connec              | ction pins                         |                                                       |            |                        |     |                        |                   |
| $V_{I(cm)}$             | common-mode input voltage          | pins KELVIN and SENSE (for sense current measurement) |            | V <sub>BAT</sub> – 2.5 | -   | V <sub>BAT</sub> + 0.4 | V                 |
| Direct input            | pins                               |                                                       |            |                        |     |                        |                   |
| f <sub>PWM(ext)</sub>   | external PWM frequency             | on pin INP                                            |            | -                      | -   | 512                    | Hz                |
| f <sub>sw</sub>         | switching frequency                | on pins IN0, IN1, IN2 and IN3                         |            | -                      | -   | 512                    | Hz                |
| SPI timing;             | see <u>Figure 9</u> <sup>[3]</sup> |                                                       |            |                        |     |                        |                   |
| f <sub>SPI</sub>        | SPI frequency                      |                                                       |            | 0                      | -   | 3                      | MHz               |
| t <sub>su(SCSN)</sub>   | SCSN set-up time                   |                                                       |            | 10                     | -   | -                      | ns                |
| $t_{d(SCSN)}$           | SCSN delay time                    |                                                       |            | 10                     | -   | -                      | ns                |
| BUK3F00-50WDXX_4        |                                    |                                                       |            |                        | ©   | NXP B.V. 2008. A       | All rights reserv |

Table 25. Recommended operating conditions ...continued

| Symbol               | Parameter        | Conditions | Min | Тур | Max | Unit |
|----------------------|------------------|------------|-----|-----|-----|------|
| $t_{w(SCSN)}$        | SCSN pulse width |            | 2   | -   | -   | μs   |
| t <sub>su(SDI)</sub> | SDI set-up time  |            | 10  | -   | -   | ns   |
| t <sub>h(SDI)</sub>  | SDI hold time    |            | 10  | -   | -   | ns   |
| t <sub>SCLKH</sub>   | SCLK HIGH time   |            | 50  | -   | -   | ns   |
| t <sub>SCLKL</sub>   | SCLK LOW time    |            | 50  | -   | -   | ns   |

- [1] When  $V_{BAT} < 9 \text{ V}$ , the charge pump cannot be guaranteed to drive the external MOSFETs to achieve their specified  $R_{DSon}$ .
- [2] Higher slew rates can give uncontrolled device turn-on, device turn-off or channel switching.
- [3] For SDO output characteristics; see Table 30 "SPI and watchdog characteristics".



# 15. Thermal characteristics

#### Table 26. Thermal characteristics

| Symbol                 | Parameter                                                 | Conditions                                                                               | Тур | Unit |
|------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------|-----|------|
| $R_{th(j-a)}$          | thermal resistance from junction to ambient               | mounted on single-layer PCB, size 11.43 cm $\times$ 7.62 cm (4.5 inch $\times$ 3.0 inch) |     |      |
|                        |                                                           | in free air                                                                              | 66  | K/W  |
|                        |                                                           | at 1 m/s                                                                                 | 54  | K/W  |
|                        |                                                           | at 2.5 m/s                                                                               | 50  | K/W  |
| R <sub>th(j-pcb)</sub> | thermal resistance from junction to printed-circuit board | board cooled by cold plate                                                               | 23  | K/W  |
| $R_{th(j-c)}$          | thermal resistance from junction to case                  | case cooled at constant temperature                                                      | 35  | K/W  |

BUK3F00-50WDXX\_4 © NXP B.V. 2008. All rights reserved.

# 16. Characteristics

Table 27. Supplies characteristics

 $V_{BAT} = V_{CC(MOD)} = 13 \ V$ ; typical values are given at  $T_{amb} = 25 \ ^{\circ}C$ ; limit values are given at  $T_{case} = -40 \ ^{\circ}C$  to +125  $^{\circ}C$ ; unless otherwise specified.

| Symbol                   | Parameter                                           | Conditions                                                                                           |            | Min  | Тур    | Max                                | Unit |
|--------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------|------------|------|--------|------------------------------------|------|
| Supplies:                | pins $V_{BAT}$ , $V_{BAT(CP)}$ , $V_{CC(MC)}$       | $_{\rm OD)}$ , $V_{\rm CC(LOG)EXT}$ and $V_{\rm CC(MEASC)}$                                          |            |      |        |                                    |      |
| Standby ar               | nd quiescent currents (pin E                        | N = LOW)                                                                                             |            |      |        |                                    |      |
| I <sub>stb(bat)</sub>    | battery standby current                             | $V_{BAT} = V_{BAT(CP)} = 52 \text{ V}$                                                               | [1][2]     | -    | 1.25   | 5                                  | μΑ   |
| I <sub>stb(mod)</sub>    | module standby current                              | $V_{CC(MOD)} = V_{CC(DIGC)} = 52 \text{ V}$                                                          | [3][2]     | -    | 6.75   | 15                                 | μΑ   |
| I <sub>q(log)ext</sub>   | external logic quiescent current                    | V <sub>CC(LOG)EXT</sub> = 5 V; pins SCSN and WDEN not connected                                      | <u>[4]</u> | -    | -      | 1                                  | μΑ   |
| $I_{q(meas)}$            | measure quiescent current                           | $V_{CC(MEASC)} = 5 \text{ V}$                                                                        |            | -    | -      | 1                                  | μΑ   |
| Operating of             | currents (pin EN = HIGH)                            |                                                                                                      |            |      |        |                                    |      |
| I <sub>oper(bat)</sub>   | battery operating current                           | $V_{BAT} = V_{BAT(CP)} = 13 \text{ V};$<br>$I_{SENSE} = 2 \text{ mA } [I_{meas(ADC)(fs)}]$           | [1][5]     | 3    | -      | 10                                 | mA   |
| I <sub>bat(M)</sub>      | peak battery current                                | $V_{BAT} = V_{BAT(CP)} = 40 \text{ V}; I_{SENSE} = 6 \times 2 \text{ mA}$<br>$[I_{meas(ADC)(fs)}]$   | [1][5]     | -    | -      | 12.5                               | mA   |
| I <sub>oper(mod)</sub>   | module operating current                            | $V_{CC(MOD)} = V_{CC(DIGC)} = 13 \text{ V};$<br>$I_{SENSE} = 2 \text{ mA } [I_{meas(ADC)(fs)}]$      | [3][5]     | 5    | -      | 10                                 | mA   |
| $I_{\text{mod}(M)}$      | peak module current                                 | $V_{CC(MOD)} = V_{CC(DIGC)} = 40 \text{ V; } I_{SENSE} = 6 \times 2 \text{ mA } [I_{meas(ADC)(fs)}]$ | [3][5]     | -    | -      | 12.5                               | mA   |
| I <sub>log(ext)M</sub>   | peak external logic<br>current                      | $V_{CC(LOG)EXT} = 5 \text{ V; pin WDEN} = LOW; pin SDO at 3 MHz; C_L = 20 \text{ pF}$                | [4]        | -    | -      | 450                                | μΑ   |
| I <sub>oper(meas)</sub>  | measure operating current                           | $V_{CC(MEASC)} = 5 \text{ V};$ $R_{IREFCURR} = R_{IREFTEMP} = 24.9 \text{ k}\Omega$                  |            | -    | -      | 1.5 ×<br>I <sub>O(meas)</sub> + 30 | μΑ   |
| Transient v              | voltages: pins V <sub>BAT</sub> , V <sub>CC(N</sub> | NOD), V <sub>CC(LOG)EXT</sub> , V <sub>BAT(CP)</sub> , CPP, CPN, CT, C                               | SATE,      | KELV | IN, SE | NSE                                |      |
| V <sub>CL</sub>          | clamping voltage                                    | $I_{CL} = 10 \text{ mA}; t_p = 300 \mu \text{s}$                                                     |            | 67.5 | -      | 80                                 | V    |
| Battery su               | pply: pin V <sub>BAT</sub> and V <sub>BAT(C</sub>   | Р)                                                                                                   |            |      |        |                                    |      |
| Normal bat               | tery operation                                      |                                                                                                      |            |      |        |                                    |      |
| $V_{\text{th(uv)bat}}$   | battery undervoltage threshold voltage              | HIGH-to-LOW                                                                                          | <u>[6]</u> | 4.7  | -      | 5.2                                | V    |
|                          |                                                     | LOW-to-HIGH                                                                                          |            | 4.95 | -      | 5.4                                | V    |
| V <sub>hys(uv)bat</sub>  | battery undervoltage<br>hysteresis voltage          |                                                                                                      | [6]        | 140  | 200    | 250                                | mV   |
| $V_{\text{th(low)bat}}$  | battery low threshold voltage                       | HIGH-to-LOW                                                                                          | <u>[6]</u> | 1.85 | -      | 2.15                               | V    |
|                          |                                                     | LOW-to-HIGH                                                                                          | [6]        | 2.1  | -      | 2.4                                | V    |
| V <sub>hys(low)bat</sub> | battery low hysteresis voltage                      |                                                                                                      | [6]        | 150  | 225    | 300                                | mV   |
| Reverse ba               | attery operation                                    |                                                                                                      |            |      |        |                                    |      |
| $V_{G-bat}$              | voltage from gate to battery                        | $V_{BAT} = -4 V$                                                                                     |            | -    | 3.0    | -                                  | V    |
|                          |                                                     | $V_{BAT} = -30 \text{ V}$                                                                            |            | 8    | -      | 11                                 | V    |
| I <sub>R(bat)</sub>      | battery reverse current                             | $V_{BAT} = V_{BAT(CP)} = -30 \text{ V}$                                                              | <u>[1]</u> | -    | -      | 10                                 | mA   |
| Module su                | ipply: pin V <sub>CC(MOD)</sub>                     |                                                                                                      |            |      |        |                                    |      |
| $V_{th(uv)mod}$          | module undervoltage threshold voltage               | HIGH-to-LOW                                                                                          |            | 4.1  | -      | 4.55                               | V    |
|                          |                                                     | LOW-to-HIGH                                                                                          |            | 4.2  | -      | 4.6                                | V    |
| II IKSEOO-EOWDYY         |                                                     |                                                                                                      |            |      |        | ⊕ NYP B V 2009 All rig             |      |

Table 27. Supplies characteristics ... continued

 $V_{BAT} = V_{CC(MOD)} = 13 \text{ V}$ ; typical values are given at  $T_{amb} = 25 \,^{\circ}\text{C}$ ; limit values are given at  $T_{case} = -40 \,^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol              | Parameter                                 | Conditions                                           | Min  | Тур  | Max  | Unit |
|---------------------|-------------------------------------------|------------------------------------------------------|------|------|------|------|
| $V_{hys(uv)mod}$    | module undervoltage<br>hysteresis voltage |                                                      | 25   | 50   | 130  | mV   |
| Reference           | outputs: pins IREFTEMP                    | and IREFCURR                                         |      |      |      |      |
| V <sub>O(ref)</sub> | reference output voltage                  | $R_{IREFCURR} = R_{IREFTEMP} = 24.9 \text{ k}\Omega$ | 1.20 | 1.24 | 1.28 | V    |
| I <sub>O(ref)</sub> | reference output current                  |                                                      | -    | 49.8 | -    | μΑ   |

- [1] Total current =  $I_{BAT} + I_{BAT(CP)}$ .
- [2] Standby currents valid provided  $V_{BAT}$  and  $V_{CC(MOD)} > 9$  V.
- [3] Total current =  $I_{CC(MOD)} + I_{CC(DIGC)}$ .
- [4] Does not include current through pins INTN or WDTON pull-up resistors.
- [5] All channels ON; with FET  $C_{rss} = 210 \text{ pF}$ ;  $f_{SPI} = 3 \text{ MHz}$ .
- [6] Monitored on pin V<sub>BAT(CP)</sub>.

### Table 28. Charge pump characteristics

 $V_{BAT} = V_{CC(MOD)} = 13 \text{ V}$ ; typical values are given at  $T_{amb} = 25 \,^{\circ}\text{C}$ ; limit values are given at  $T_{case} = -40 \,^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol                    | Parameter                                       | Conditions                           | Min | Тур | Max | Unit |
|---------------------------|-------------------------------------------------|--------------------------------------|-----|-----|-----|------|
| Charge pur                | np: pins V <sub>BAT(CP)</sub> , CPP, CPN and C1 |                                      |     |     |     |      |
| f <sub>osc(cp)</sub>      | charge pump oscillator frequency                | V <sub>BAT</sub> > 5.5 V             | 400 | 500 | 600 | kHz  |
| V <sub>O(cp)</sub>        | charge pump output voltage                      | V <sub>BAT</sub> = 5.5 V to 9 V      | 4.5 | -   | -   | V    |
|                           |                                                 | V <sub>BAT</sub> > 9 V               | 6   | 6.5 | 7.5 | V    |
| t <sub>bst(cp)</sub>      | charge pump boost time                          | $C_{stg} = 1 \mu F; V_{BAT} > 5.5 V$ | -   | 500 | -   | μs   |
| V <sub>th(fault)cp</sub>  | charge pump fault threshold                     | HIGH-to-LOW                          | -   | -   | 3   | V    |
|                           | voltage                                         | LOW-to-HIGH                          | 2.6 | -   | -   | V    |
| V <sub>hys(fault)cp</sub> | charge pump fault hysteresis voltage            |                                      | 50  | 150 | 250 | mV   |

## Table 29. Control circuits characteristics

 $V_{BAT} = V_{CC(MOD)} = 13 \text{ V}$ ; typical values are given at  $T_{amb} = 25 \,^{\circ}\text{C}$ ; limit values are given at  $T_{case} = -40 \,^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol              | Parameter                | Conditions               | Min          | Тур  | Max  | Unit |
|---------------------|--------------------------|--------------------------|--------------|------|------|------|
| Digital cont        | rol input: pin EN        |                          |              |      |      |      |
| V <sub>IL</sub>     | LOW-level input voltage  |                          | 1            | -    | -    | V    |
| V <sub>IH</sub>     | HIGH-level input voltage |                          | -            | -    | 2    | V    |
| V <sub>hys(I)</sub> | input hysteresis voltage |                          | 150          | -    | 550  | mV   |
| V <sub>CL(i)</sub>  | input clamping voltage   |                          | 9.5          | 10.5 | 11.5 | V    |
| C <sub>in</sub>     | input capacitance        |                          | -            | 10   | -    | pF   |
| R <sub>pd</sub>     | pull-down resistance     |                          | 50           | 100  | 250  | kΩ   |
| t <sub>en</sub>     | enable time              |                          | <u>[1]</u> _ | -    | 100  | μs   |
| t <sub>dis</sub>    | disable time             |                          | -            | 1    | 1.6  | ms   |
| Interrupt ou        | tput: pin INTN           |                          |              |      |      |      |
| $V_{OL}$            | LOW-level output voltage | $I_{I} = 1.6 \text{ mA}$ | -            | -    | 0.4  | V    |

BUK3F00-50WDXX\_4 © NXP B.V. 2008. All rights reserved.

 Table 29.
 Control circuits characteristics ...continued

 $V_{BAT} = V_{CC(MOD)} = 13 \text{ V}$ ; typical values are given at  $T_{amb} = 25 \,^{\circ}\text{C}$ ; limit values are given at  $T_{case} = -40 \,^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol              | Parameter                     | Conditions       | Min | Тур | Max | Unit |
|---------------------|-------------------------------|------------------|-----|-----|-----|------|
| Direct chan         | nel control inputs: pins IN0, | IN1, IN2 and IN3 |     |     |     |      |
| V <sub>IL</sub>     | LOW-level input voltage       |                  | 1   | -   | -   | V    |
| V <sub>IH</sub>     | HIGH-level input voltage      |                  | -   | -   | 2   | V    |
| V <sub>hys(I)</sub> | input hysteresis voltage      |                  | 200 | -   | 700 | mV   |
| C <sub>in</sub>     | input capacitance             |                  | -   | 10  | -   | pF   |
| R <sub>pd</sub>     | pull-down resistance          |                  | 50  | 100 | 250 | kΩ   |

<sup>[1]</sup> The time when both analog and digital circuits are enabled. High-side channels cannot be switched until the charge pump boost time has also elapsed.

#### Table 30. SPI and watchdog characteristics

 $V_{BAT} = V_{CC(MOD)} = 13 \text{ V}$ ; typical values are given at  $T_{amb} = 25 \,^{\circ}\text{C}$ ; limit values are given at  $T_{case} = -40 \,^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol                         | Parameter                                 | Conditions              |            | Min                           | Тур  | Max  | Unit      |
|--------------------------------|-------------------------------------------|-------------------------|------------|-------------------------------|------|------|-----------|
| SPI input pin                  | s SCSN, SCLK, SDI and output p            | oin SDO                 |            |                               |      |      |           |
| V <sub>IL</sub>                | LOW-level input voltage                   |                         |            | 1                             | -    | -    | V         |
| V <sub>IH</sub>                | HIGH-level input voltage                  |                         |            | -                             | -    | 2    | V         |
| V <sub>hys(I)</sub>            | input hysteresis voltage                  |                         |            | 200                           | -    | 700  | mV        |
| C <sub>in</sub>                | input capacitance                         |                         |            | -                             | 10   | -    | pF        |
| $V_{OL}$                       | LOW-level output voltage                  | I <sub>I</sub> = 1.6 mA |            | -                             | -    | 0.4  | V         |
| $V_{OH(log)(ext)}$             | external logic HIGH-level output voltage  | $I_O = 1 \text{ mA}$    |            | $V_{\text{CC(LOG)EXT}} - 0.4$ | -    | -    | V         |
| R <sub>pd</sub>                | pull-down resistance                      | pins SCLK and SDI       |            | 50                            | 100  | 250  | kΩ        |
| R <sub>pu</sub>                | pull-up resistance                        | pin SCSN                |            | 50                            | 100  | 250  | kΩ        |
| t <sub>h(SDO)</sub>            | SDO hold time                             | C <sub>L</sub> = 200 pF |            | -                             | -    | 100  | ns        |
| t <sub>v(SDO)</sub>            | SDO valid time                            |                         |            | -                             | -    | 116  | ns        |
| t <sub>dis(SDO)</sub>          | SDO disable time                          |                         |            | -                             | -    | 100  | ns        |
| Watchdog in                    | put pin WDEN and output pin WI            | OTON                    |            |                               |      |      |           |
| V <sub>IL</sub>                | LOW-level input voltage                   |                         |            | 1                             | -    | -    | V         |
| V <sub>IH</sub>                | HIGH-level input voltage                  |                         |            | -                             | -    | 2    | V         |
| $V_{hys(I)}$                   | input hysteresis voltage                  |                         |            | 200                           | -    | 700  | mV        |
| V <sub>CL(i)</sub>             | input clamping voltage                    |                         |            | 9.5                           | 10.5 | 11.5 | V         |
| C <sub>in</sub>                | input capacitance                         |                         |            | -                             | 10   | -    | pF        |
| R <sub>pu</sub>                | pull-up resistance                        | pin WDEN                |            | 50                            | 100  | 250  | $k\Omega$ |
| V <sub>OL</sub>                | LOW-level output voltage                  | I <sub>O</sub> = 1.6 mA |            | -                             | -    | 0.4  | V         |
| $\Delta t_{to(wd)}/t_{to(wd)}$ | relative watchdog time-out time variation | pin WDEN = HIGH         | <u>[1]</u> | 0                             | -    | 28   | %         |

<sup>[1]</sup> Relative watchdog time-out time variation does not include clock frequency variation.

Table 31. Pulse-width modulation characteristics

 $V_{BAT} = V_{CC(MOD)} = 13 \text{ V}$ ; typical values are given at  $T_{amb} = 25 \,^{\circ}\text{C}$ ; limit values are given at  $T_{case} = -40 \,^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol                   | Parameter                                | Conditions               | Min                       | Тур   | Max  | Unit |  |  |  |  |
|--------------------------|------------------------------------------|--------------------------|---------------------------|-------|------|------|--|--|--|--|
| Pulse-width              | Pulse-width modulator                    |                          |                           |       |      |      |  |  |  |  |
| $\Delta f_{PWM}/f_{PWM}$ | relative PWM frequency variation         |                          | <u>[1]</u> –20            | -     | +20  | %    |  |  |  |  |
| PWM input:               | pin INP                                  |                          |                           |       |      |      |  |  |  |  |
| $V_{IL}$                 | LOW-level input voltage                  |                          | 1                         | -     | -    | V    |  |  |  |  |
| $V_{IH}$                 | HIGH-level input voltage                 |                          | -                         | -     | 2    | V    |  |  |  |  |
| $V_{hys(I)}$             | input hysteresis voltage                 |                          | 200                       | -     | 700  | mV   |  |  |  |  |
| $V_{CL(i)}$              | input clamping voltage                   |                          | 9.5                       | 10.5  | 11.5 | V    |  |  |  |  |
| C <sub>in</sub>          | input capacitance                        |                          | -                         | 10    | -    | pF   |  |  |  |  |
| R <sub>pd</sub>          | pull-down resistance                     |                          | 50                        | 100   | 250  | kΩ   |  |  |  |  |
| PWM output               | :: pin PWMMON                            |                          |                           |       |      |      |  |  |  |  |
| V <sub>OL</sub>          | LOW-level output voltage                 | $I_{I} = 1.6 \text{ mA}$ | -                         | -     | 0.4  | V    |  |  |  |  |
| $V_{OH(log)(ext)}$       | external logic HIGH-level output voltage | $I_O = 1 \text{ mA}$     | V <sub>CC(LOG)EXT</sub> - | 0.4 - | -    | V    |  |  |  |  |

<sup>[1]</sup> Relative PWM frequency error includes clock frequency variation.

#### Table 32. Current measurement characteristics

 $V_{BAT} = V_{CC(MOD)} = 13 \text{ V}$ ; typical values are given at  $T_{amb} = 25 \,^{\circ}\text{C}$ ; limit values are given at  $T_{case} = -40 \,^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ ; unless otherwise specified.

|                      | -r                     |                                                                                                                         |               |       |       |      |  |  |  |  |
|----------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------|-------|-------|------|--|--|--|--|
| Symbol               | Parameter              | Conditions                                                                                                              | Min           | Тур   | Max   | Unit |  |  |  |  |
| Current              | Current measurement[1] |                                                                                                                         |               |       |       |      |  |  |  |  |
| E <sub>ADC(I)</sub>  | ADC error (current)    | all ranges; $R_{IREFCURR} = 24.9 \text{ k}\Omega$                                                                       | [2]           |       |       |      |  |  |  |  |
|                      |                        | $0.01 \times I_{meas(ADC)(fs)}$                                                                                         | <u>[3]</u> −2 | -     | +2    | bit  |  |  |  |  |
|                      |                        | $0.20 \times I_{meas(ADC)(fs)}$                                                                                         | -4            | -     | +4    | bit  |  |  |  |  |
|                      |                        | $0.80 \times I_{meas(ADC)(fs)}$                                                                                         |               |       |       |      |  |  |  |  |
|                      |                        | type 50WDFE                                                                                                             | -11           | -     | +15   | bit  |  |  |  |  |
|                      |                        | other 50WDxx types                                                                                                      | -13           | -     | +13   | bit  |  |  |  |  |
| I <sub>O(meas)</sub> | measure output current | all ranges; V <sub>CC(MEASC)</sub> = 5 V; R <sub>IMEAS</sub> = 4.7 k $\Omega$ ; R <sub>IREFCURR</sub> = 24.9 k $\Omega$ |               |       |       |      |  |  |  |  |
|                      |                        | $0.00 \times I_{meas(ADC)(fs)}$                                                                                         | -             | 0     | 5     | μΑ   |  |  |  |  |
|                      |                        | $0.20 \times I_{meas(ADC)(fs)}$                                                                                         | 15            | 20    | 25    | μΑ   |  |  |  |  |
|                      |                        | $1.00 \times I_{\text{meas(ADC)(fs)}}$                                                                                  | 92.5          | 102.5 | 112.5 | μΑ   |  |  |  |  |
|                      |                        | $8.00 \times I_{\text{meas(ADC)(fs)}}$                                                                                  | 660           | 820   | 980   | μΑ   |  |  |  |  |
|                      |                        |                                                                                                                         |               |       |       |      |  |  |  |  |

<sup>[1]</sup> If measured without a FET, then connect a suitable resistor between pins V<sub>BAT</sub> and SENSE to ensure stability.

<sup>[2]</sup> ADC accuracy ensured when  $V_{BAT}$  and  $V_{CC(MOD)} > 9$  V.

<sup>[3]</sup> ADC used at this level for on-state open-circuit detection.

Table 33. Gate drive high-side switches characteristics

 $V_{BAT} = V_{CC(MOD)} = 13 \text{ V}$ ; typical values are given at  $T_{amb} = 25 \,^{\circ}\text{C}$ ; limit values are given at  $T_{case} = -40 \,^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol                      | Parameter                  | Conditions                                                                        |            | Min   | Тур   | Max | Unit |
|-----------------------------|----------------------------|-----------------------------------------------------------------------------------|------------|-------|-------|-----|------|
| Gate drive for              | high-side switches         |                                                                                   |            |       |       |     |      |
| $V_{GS}$                    | gate-source voltage        | on-state                                                                          |            |       |       |     |      |
|                             |                            | V <sub>BAT</sub> = 5.5 V to 9 V                                                   |            | 4.0   | -     | 7.5 | V    |
|                             |                            | V <sub>BAT</sub> > 9 V                                                            |            | 5.5   | 6.5   | 7.5 | V    |
| V <sub>CL(G)</sub>          | gate clamping voltage      | inductive ring-off                                                                |            | -28.5 | -22.5 | -20 | V    |
| SR <sub>r</sub>             | rising slew rate           |                                                                                   |            |       |       |     |      |
|                             |                            | CTRL_SET[3] = 0 OR $V_{KELVIN-GND} > 2.5 V$ (high region); FET $C_{rss} = 210 pF$ | <u>[1]</u> |       |       |     |      |
|                             |                            | type 50WDFY                                                                       |            | 0.25  | 0.5   | 0.6 | V/μs |
|                             |                            | other 50WDxx types                                                                |            | 0.5   | 1     | 1.2 | V/μs |
|                             |                            | CTRL_SET[3] = 1 AND $V_{KELVIN-GND}$ < 2.5 V (low region); FET $C_{rss}$ = 210 pF |            |       |       |     |      |
|                             |                            | type 50WDFY                                                                       |            | 0.125 | 0.25  | 0.3 | V/μs |
|                             |                            | other 50WDxx types                                                                |            | 0.25  | 0.5   | 0.6 | V/μs |
| SR <sub>f</sub>             | falling slew rate          | CTRL_SET[3] = 0 OR $V_{KELVIN-GND} > 2.5 V$ (high region); FET $C_{rss} = 210 pF$ | <u>[1]</u> |       |       |     |      |
|                             |                            | type 50WDFY                                                                       |            | 0.25  | 0.5   | 0.6 | V/μs |
|                             |                            | other 50WDxx types                                                                |            | 0.5   | 1     | 1.2 | V/μs |
|                             |                            | CTRL_SET[3] = 1 AND $V_{KELVIN-GND}$ < 2.5 V (low region); FET $C_{rss}$ = 210 pF |            | 0.25  | 0.5   | 0.6 | V/μs |
| R <sub>o(GATE-KELVIN)</sub> | output resistance between  | Standby mode; pin EN = LOW                                                        | [2]        | 70    | 130   | 230 | Ω    |
|                             | pin GATE and pin KELVIN    | gate hold-off                                                                     | [2]        | 70    | 130   | 230 | Ω    |
|                             |                            | loss of ground; pin GND = V <sub>BAT</sub>                                        |            | 30    | 80    | 200 | kΩ   |
| I <sub>G(sc)</sub>          | short-circuit gate current | channel on; short-circuit to ground                                               |            | -     | -     | 2.5 | mΑ   |

<sup>[1]</sup> If fixed gate slew rate option is set, then rising and falling slew rates are constant irrespective of V<sub>KELVIN-GND</sub>. For accurate measurement of slew rates, V<sub>BAT</sub> supply must remain constant during test.

# Table 34. Protection circuits characteristics

 $V_{BAT} = V_{CC(MOD)} = 13 \text{ V}$ ; typical values are given at  $T_{amb} = 25 \,^{\circ}\text{C}$ ; limit values are given at  $T_{case} = -40 \,^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol          | Parameter               | Conditions                            | Min        | Тур   | Max   | Unit |
|-----------------|-------------------------|---------------------------------------|------------|-------|-------|------|
| Overtempe       | rature protection       |                                       |            |       |       |      |
| I <sub>F</sub>  | forward current         | $R_{IREFTEMP} = 24.9 \text{ k}\Omega$ | 236        | 248   | 260   | μΑ   |
| $V_{trip(otp)}$ | over-temperature        | $R_{IREFTEMP} = 24.9 \text{ k}\Omega$ | <u>[1]</u> |       |       |      |
|                 | protection trip voltage | trip level setting = 00b              | 2.235      | 2.305 | 2.355 | V    |
|                 |                         | trip level setting = 01b              | 2.178      | 2.248 | 2.298 | V    |
|                 |                         | trip level setting = 10b              | 2.088      | 2.158 | 2.208 | V    |
|                 |                         | trip level setting = 11b              | 1.933      | 2.003 | 2.053 | V    |

<sup>[2]</sup> Specification includes pin KELVIN series resistance.

 Table 34.
 Protection circuits characteristics ...continued

 $V_{BAT} = V_{CC(MOD)} = 13 \ V$ ; typical values are given at  $T_{amb} = 25 \ ^{\circ}C$ ; limit values are given at  $T_{case} = -40 \ ^{\circ}C$  to +125  $^{\circ}C$ ; unless otherwise specified.

| Symbol                             | Parameter                                                    | Conditions                                                                                                                   |               | Min                                  | Тур  | Max                                    | Unit |
|------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------------------|------|----------------------------------------|------|
| $V_{hys(trip)otp}$                 | over-temperature protection trip hysteresis voltage          |                                                                                                                              |               | 40                                   | 50   | 60                                     | mV   |
| t <sub>fltr(trip)</sub>            | trip filter time                                             |                                                                                                                              |               | 26                                   | -    | 57                                     | μs   |
| $V_{th(det)oc(TSD)}$               | temperature sensor                                           | T <sub>amb</sub> = −40 °C                                                                                                    |               | 2.5                                  | -    | 3.9                                    | V    |
|                                    | diode open-circuit<br>detection threshold<br>voltage         | T <sub>amb</sub> = +125 °C                                                                                                   |               | 2.4                                  | -    | 3.8                                    | V    |
| Overcurrent p                      | rotection[2]                                                 |                                                                                                                              |               |                                      |      |                                        |      |
| V <sub>th(on)(bat-KEL)</sub>       | on-state threshold                                           | HIGH-to-LOW                                                                                                                  | [3]           | 1.65                                 | 1.95 | 2.25                                   | V    |
|                                    | voltage between battery and pin KELVIN                       | LOW-to-HIGH                                                                                                                  |               | 1.50                                 | 1.80 | 2.10                                   | V    |
| V <sub>hys(on)(bat-KEL)</sub>      | on-state hysteresis<br>voltage from battery to<br>pin KELVIN |                                                                                                                              |               | -                                    | 150  | -                                      | mV   |
| $\Delta l_{trip}/l_{trip}$         | relative trip current                                        | OCH; $R_{IREFCURR} = 24.9 \text{ k}\Omega$                                                                                   | [3][4]        | -7.5                                 | +3   | +15                                    | %    |
|                                    | variation                                                    | type 50WDFY; TONOCH; $V_{sense} = 3.5 \text{ V}$ ; $R_{IREFCURR} = 24.9 \text{ k}\Omega$ ; high-side switch in turn-on state | [4][5]<br>[6] |                                      |      |                                        |      |
|                                    |                                                              | trip ratio ≥ 5                                                                                                               |               | -10                                  | +5   | +20                                    | %    |
|                                    |                                                              | trip ratio ≤ 4                                                                                                               |               | -7.5                                 | +7.5 | +22.5                                  | %    |
|                                    |                                                              | other 50WDxx types; TONOCH; $V_{sense}$ = 2.5 V; $R_{IREFCURR}$ = 24.9 k $\Omega$ ; high-side switch in turn-on state        | [4][5]<br>[6] |                                      |      |                                        |      |
|                                    |                                                              | trip ratio ≥ 5                                                                                                               |               | -10                                  | +5   | +20                                    | %    |
|                                    |                                                              | trip ratio ≤ 4                                                                                                               |               | -7.5                                 | +7.5 | +22.5                                  | %    |
| $\Delta t_{ m blank}/t_{ m blank}$ | relative blanking time variation                             |                                                                                                                              | <u>[7]</u>    | 0                                    | -    | 28                                     | %    |
| V <sub>th(sense)low</sub>          | low sense threshold voltage                                  | HIGH-to-LOW; TONOCH operation                                                                                                |               | 1                                    | 1.25 | 1.5                                    | V    |
| Open-circuit d                     | letection                                                    |                                                                                                                              |               |                                      |      |                                        |      |
| I <sub>det(oc)on</sub>             | on-state open-circuit<br>detection current                   | DIG_OLTH[3:0] = 3; $R_{\text{IREFCURR}} = 24.9 \text{ k}\Omega;$ all ranges                                                  |               |                                      |      |                                        |      |
|                                    |                                                              | open-circuit detected                                                                                                        |               | -                                    | -    | $0.5 / 255 \times$ $I_{meas(ADC)(fs)}$ | μΑ   |
|                                    |                                                              | open-circuit not detected                                                                                                    |               | $4.5 / 255 \times I_{meas(ADC)(fs)}$ | -    | -                                      | μΑ   |

Table 34. Protection circuits characteristics ... continued

 $V_{BAT} = V_{CC(MOD)} = 13 \text{ V}$ ; typical values are given at  $T_{amb} = 25 \,^{\circ}\text{C}$ ; limit values are given at  $T_{case} = -40 \,^{\circ}\text{C}$  to +125  $^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol                  | Parameter                                | Conditions           | Min | Тур | Max | Unit |
|-------------------------|------------------------------------------|----------------------|-----|-----|-----|------|
| I <sub>det(oc)off</sub> | off-state open-circuit                   | $V_{KELVIN} = 2.5 V$ |     |     |     |      |
|                         | detection current                        | type 50WDFE          | 40  | -   | 100 | μΑ   |
|                         |                                          | other 50WDxx types   | 55  | -   | 115 | μΑ   |
| $V_{\text{det(oc)off}}$ | off-state open-circuit detection voltage |                      | 2.4 | 2.6 | 2.8 | V    |

- [1] Nominal trip voltages quoted for each level. Refer to data sheet for TrenchPLUS FET devices for equivalent temperature measurement.
- [2] If measured without a FET, then connect a suitable resistor between pins V<sub>BAT</sub> and SENSE to ensure stability.
- [3] Accuracy ensured when  $V_{BAT}$  and  $V_{CC(MOD)} > 9 V$ .
- [4] Nominal  $I_{trip} = n \times I_{meas(ADC)(fs)}$ , where n is the OCH and TONOCH trip level ratio for the product type; see NXIFSC\_CHn in Table 19.
- [5] Until the channel is fully turned on, when voltage from battery to pin KELVIN  $< V_{th(on)(bat-KEL)}$ .
- [6]  $V_{SENSE} = 3.5 \text{ V}$  for type 50WDFY,  $V_{SENSE} = 2.5 \text{ V}$  for other 50WDxx types.
- [7] Relative blanking time variation does not include clock frequency variation.

# 17. Application information

# 17.1 ElectroMagnetic Compatibility guidelines

In some applications, problems associated with electromagnetic interference can occur, such as false overcurrent tripping, false overtemperature tripping or unexpected turn-on of individual channels. Vulnerable points can be where currents are induced from wiring harness connectors positioned close to sensitive control tracks (such as control lines or FET gate, sense and kelvin lines). Good PCB and circuit design, following RF design principles, can ensure such problems are avoided. The following guidelines are provided to achieve this.

#### 17.1.1 Ground layers

In multilayer PCB design, keep sensitive analog signals on the top PCB layer with a second ground layer acting as a shield. There should be no slits or breaks in this ground layer.

### 17.1.2 Circuit loops and tracks

Keep the area of circuit loops small and the length of sensitive tracks short with components positioned as closely as possible. This particularly applies to FET gate, sense and kelvin lines.

# 17.1.3 Connector decoupling

Decoupling capacitors should be fitted directly on, or as close as possible to, connectors, preventing currents being induced on FET or control tracks.

### 17.1.4 Module supply decoupling

This supply can be decoupled for EMC with a small ferrite bead.

Circuit analysis should include assessment of possible paths for EMC-induced currents from different wiring harnesses connected to the PCB.

BUK3F00-50WDXX\_4 © NXP B.V. 2008. All rights reserved.

# 17.2 ADC accuracy

The ADC accuracy can be calculated at different measurement points using the graphs Figure 10 and Figure 11 or associated equation. The effect of additional errors in the reference current resistor can be estimated as a proportion of the resistor value.





# 17.3 Additional metal mask options

Additional metal mask options can be provided with different default settings. <u>Table 35</u> can be used to submit these requirements for assessment.

Table 35. Registers for mask options

|          | Registers for mask option |                                                                         |                  |
|----------|---------------------------|-------------------------------------------------------------------------|------------------|
| Register | Name                      | Description                                                             | Setting required |
| 02h      | IN02_MAP                  | direct input pins IN0 and IN2 mapping                                   |                  |
| 03h      | IN13_MAP                  | direct input pins IN1 and IN3 mapping                                   |                  |
| 04h      | INP_MAP                   | PWM input pin INP mapping                                               |                  |
| 05h      | ANDOR_MAP                 | direct input pin AND/OR operation                                       |                  |
| 07h      | SEL_CURR_TRIP_CHAN        | select current tripping channel                                         |                  |
| 08h      | CHAN_OT_FAULT_CLR         | channel set overtemperature fault clear                                 |                  |
| 0Ch      | CHAN_WD_MAP               | select channel watchdog behavior                                        |                  |
| 0Dh      | WD_TO                     | watchdog time-out period setting                                        |                  |
| 0Eh      | CTRL_SET                  | controller settings                                                     |                  |
| 0Fh      | INT_PWM_FREQ              | internal PWM frequency setting                                          |                  |
| 10h      | PWM_DC_CH0                | internal PWM duty cycle setting for channel 0                           |                  |
| 11h      | PWM_DC_CH1                | internal PWM duty cycle setting for channel 1                           |                  |
| 12h      | PWM_DC_CH2                | internal PWM duty cycle setting for channel 2                           |                  |
| 13h      | PWM_DC_CH3                | internal PWM duty cycle setting for channel 3                           |                  |
| 14h      | PWM_DC_CH4                | internal PWM duty cycle setting for channel 4                           |                  |
| 15h      | PWM_DC_CH5                | internal PWM duty cycle setting for channel 5                           |                  |
| 16h      | PWM_DC_CH6                | internal PWM duty cycle setting for channel 6                           |                  |
| 17h      | PWM_DC_CH7                | internal PWM duty cycle setting for channel 7                           |                  |
| 18h      | OT_TRIPLEV_CH30           | overtemperature trip level channels 3 to 0                              |                  |
| 19h      | OT_TRIPLEV_CH74           | overtemperature trip level channels 7 to 4                              |                  |
| 1Ah      | IFSC_CH30                 | full-scale reference current channels 3 to 0                            |                  |
| 1Bh      | IFSC_CH74                 | full-scale reference current channels 7 to 4                            |                  |
| 24h      | IRQ_MAP                   | interrupt request mapping                                               |                  |
| 25h      | CURR_TRIP_BLANKTIME       | current trip blanking time                                              |                  |
| -        | DIG_OLTH                  | open-circuit threshold level                                            |                  |
| -        | DIG_FET                   | channel tripping behavior and filter times                              |                  |
| -        | CHAN_ALLOW_RETRY          | channel allow trip and retry after OCH or TONOCH faults                 |                  |
| -        | RETRY_SETTINGS            | trip retry delay and number of retries                                  |                  |
| -        | WRITE_PROTECT             | write protect (registers WD_TO and CHAN_WD_MAP)                         |                  |
| -        | WDPN_LOW_TIME             | watchdog time-out LOW time pulse (pin WDTON)                            |                  |
| -        | VSBATLOW_DEB_EN           | debounce on V <sub>BAT</sub> LOW signal                                 |                  |
| -        | NXIFSC_CH0                | channel 0 ratio OCH and TONOCH trip level to I <sub>meas(ADC)(fs)</sub> |                  |
| -        | NXIFSC_CH1                | channel 1 ratio OCH and TONOCH trip level to I <sub>meas(ADC)(fs)</sub> |                  |
| -        | NXIFSC_CH2                | channel 2 ratio OCH and TONOCH trip level to I <sub>meas(ADC)(fs)</sub> |                  |
| -        | NXIFSC_CH3                | channel 3 ratio OCH and TONOCH trip level to I <sub>meas(ADC)(fs)</sub> |                  |
| -        | NXIFSC_CH4                | channel 4 ratio OCH and TONOCH trip level to I <sub>meas(ADC)(fs)</sub> |                  |
| -        | NXIFSC_CH5                | channel 5 ratio OCH and TONOCH trip level to I <sub>meas(ADC)(fs)</sub> |                  |

Table 35. Registers for mask options ...continued

| Register | Name                 | Description                                                                       | Setting required |
|----------|----------------------|-----------------------------------------------------------------------------------|------------------|
| -        | NXIFSC_CH6           | channel 6 ratio OCH and TONOCH trip level to $I_{meas(ADC)(fs)}$                  |                  |
| -        | NXIFSC_CH7           | channel 7 ratio OCH and TONOCH trip level to I <sub>meas(ADC)(fs)</sub>           |                  |
| -        | HL_CH0               | channel 0 FET configuration (high or low side)                                    | only high side   |
| -        | HL_CH1               | channel 1 FET configuration (high or low side)                                    | available        |
| -        | HL_CH2               | channel 2 FET configuration (high or low side)                                    |                  |
| -        | HL_CH3               | channel 3 FET configuration (high or low side)                                    |                  |
| -        | HL_CH4               | channel 4 FET configuration (high or low side)                                    |                  |
| -        | HL_CH5               | channel 5 FET configuration (high or low side)                                    |                  |
| -        | HL_CH6               | channel 6 FET configuration (high or low side)                                    |                  |
| -        | HL_CH7               | channel 7 FET configuration (high or low side)                                    |                  |
| -        | FIXED_GATE_SLEW_RATE | rising and falling slew rate to have fixed or variable values during gate turn-on |                  |

# 18. Package outline

QFP64: plastic quad flat package; 64 leads (lead length 1.6 mm); body 14 x 14 x 2.7 mm

SOT393-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | U            | D <sup>(1)</sup> | E <sup>(1)</sup> | е   | H <sub>D</sub> | HE             | L   | Lp           | v    | w    | у   | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|-----|----------------|----------------|-----|--------------|------|------|-----|-------------------------------|-------------------------------|----------|
| mm   | 3         | 0.25<br>0.10   | 2.75<br>2.55   | 0.25           | 0.45<br>0.30 | 0.23<br>0.13 | 14.1<br>13.9     | 14.1<br>13.9     | 0.8 | 1              | 17.45<br>16.95 | 1.6 | 1.03<br>0.73 | 0.16 | 0.16 | 0.1 | 1.2<br>0.8                    | 1.2<br>0.8                    | 7°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

|        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |
|--------|--------|----------|------------|------------|---------------------------------|
| IEC    | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |
| 134E07 | MS-022 |          |            |            | <del>00-01-19</del><br>03-02-20 |
|        | -      |          |            |            | IEC JEDEC JEITA PROJECTION      |

Fig 12. Package outline SOT393-1 (QFP64)

BUK3F00-50WDXX\_4 © NXP B.V. 2008. All rights reserved.

# 19. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

# 19.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

# 19.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- · Lead-free soldering versus SnPb soldering

## 19.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

# 19.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 13</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 36 and 37

Table 36. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |
|------------------------|---------------------------------|-------|--|--|
|                        | Volume (mm³)                    |       |  |  |
|                        | < 350                           | ≥ 350 |  |  |
| < 2.5                  | 235                             | 220   |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |

Table 37. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|--|
|                        | Volume (mm³)                    |             |        |  |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 13.



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

# 20. Abbreviations

Table 38. Abbreviations

| Acronym | Description                                       |
|---------|---------------------------------------------------|
| ADC     | Analog-to-Digital Converter                       |
| ASIC    | Application-Specific Integrated Circuit           |
| CDM     | Charge Device Model                               |
| EMC     | ElectroMagnetic Compatibility                     |
| ESD     | ElectroStatic Discharge                           |
| FET     | Field Effect Transistor                           |
| HBM     | Human Body Model                                  |
| LSB     | Least Significant Bit                             |
| MOSFET  | Metal Oxide Semiconductor Field Effect Transistor |
| MSB     | Most Significant Bit                              |
| PCB     | Printed-Circuit Board                             |
| PWM     | Pulse-Width Modulation                            |
| RF      | Radio Frequency                                   |
| SPI     | Serial Peripheral Interface                       |

# 21. Revision history

# Table 39. Revision history

| Document ID      | Release date                                                                                        | Data sheet status                                                                                                                                                       | Change notice                                                                                | Supersedes                                         |
|------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------|
| BUK3F00-50WDXX_4 | 20080904                                                                                            | Product data sheet                                                                                                                                                      | -                                                                                            | BUK3F00-50WDXX_3                                   |
| Modifications:   | <ul> <li>Table 15: bi</li> <li>Table 33: ris</li> <li>Table 33: fa</li> <li>Table 33: or</li> </ul> | ss-references linking regis t 3 description changed. Ta sing slew rate: separate va lling slew rate: separate va utput resistance between ir ver-temperature protection | able note added.<br>lues for BUK3F00-50WD<br>llues for BUK3F00-50WD<br>n GATE and pin KELVIN | DFY added.<br>DFY added.<br>maximum value changed. |
| BUK3F00-50WDXX_3 | 20080617                                                                                            | Product data sheet                                                                                                                                                      | -                                                                                            | BUK3F00-50WDXX_2                                   |
| BUK3F00-50WDXX_2 | 20080121                                                                                            | Product data sheet                                                                                                                                                      | -                                                                                            | BUK3F00-50WDXX_1                                   |
| BUK3F00-50WDXX_1 | 20071128                                                                                            | Product data sheet                                                                                                                                                      | -                                                                                            | -                                                  |
|                  |                                                                                                     |                                                                                                                                                                         |                                                                                              |                                                    |

# 22. Legal information

### 22.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

## 22.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

# 22.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

#### 22.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 23. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

BUK3F00-50WDXX\_4 © NXP B.V. 2008. All rights reserved.

# BUK3F00-50WDxx

### **Controller for TrenchPLUS FETs**

# 24. Contents

| 1              | Introduction                                                   | 9.5.8            | Mapping channels for direct channel control and           |
|----------------|----------------------------------------------------------------|------------------|-----------------------------------------------------------|
| 2              | General description                                            | 0 = 0            | PWM                                                       |
| 3              | Features                                                       | 9.5.9            | FET channel on/off control                                |
| 4              | Applications                                                   | 9.5.10           | Power dissipation                                         |
| 5              | Quick reference data 2                                         | 9.5.11<br>9.5.12 | Trip and retry         25           Trip-latch         25 |
| 6              | Ordering information 2                                         | 10               | Fixed functional settings 26                              |
| 6.1            | Ordering options                                               | 11               | Diagnostic functions                                      |
| 7              | Block diagram 3                                                | 11.1             | Reset for interrupt and SPI watchdog 28                   |
| 8              | Pinning information 4                                          | 11.2             | Diagnostic data                                           |
| 8.1            | Pinning                                                        | 12               | Application design-in information 31                      |
| 8.2            | Pin description 4                                              | 13               | Limiting values                                           |
| 9              | Functional description 7                                       | 14               | Recommended operating conditions 34                       |
| 9.1            | Power and reference supplies 7                                 | 15               | Thermal characteristics                                   |
| 9.1.1          | Battery supply: pins V <sub>BAT</sub> and GND 7                | 16               | Characteristics                                           |
| 9.1.2          | Module supply: pins V <sub>CC(MOD)</sub> and GND 8             | -                | Application information                                   |
| 9.1.3          | External logic supply: pins V <sub>CC(LOG)EXT</sub>            | 17               |                                                           |
| 044            | and GND                                                        | 17.1<br>17.1.1   | ElectroMagnetic Compatibility guidelines 42 Ground layers |
| 9.1.4          | Analog measurement supply: pins V <sub>CC(MEASC)</sub> and GND | 17.1.1           | Circuit loops and tracks                                  |
| 9.1.5          | Digital supply: pins V <sub>CC(DIGC)</sub> and GND(DIGC). 8    | 17.1.2           | Connector decoupling                                      |
| 9.1.6          | Reference supplies: pins IREFCURR and                          | 17.1.4           | Module supply decoupling 42                               |
| 5.1.0          | IREFTEMP                                                       | 17.2             | ADC accuracy                                              |
| 9.2            | Charge pump                                                    | 17.3             | Additional metal mask options 44                          |
| 9.2.1          | Charge pump supply: pins V <sub>BAT(CP)</sub> and              | 18               | Package outline                                           |
|                | GND(CP) 9                                                      | 19               | Soldering of SMD packages 47                              |
| 9.2.2          | Charge pump boost mode 9                                       | 19.1             | Introduction to soldering 47                              |
| 9.3            | Control logic                                                  | 19.2             | Wave and reflow soldering 47                              |
| 9.3.1          | Digital control                                                | 19.3             | Wave soldering 47                                         |
| 9.3.2          | Serial Peripheral Interface (SPI)                              | 19.4             | Reflow soldering 48                                       |
| 9.3.3<br>9.3.4 | SPI watchdog                                                   | 20               | Abbreviations 49                                          |
| 9.3.5          | Interrupt                                                      | 21               | Revision history 50                                       |
| 9.4            | Current measurement                                            | 22               | Legal information 51                                      |
| 9.4.1          | Current measurement circuits                                   | 22.1             | Data sheet status 51                                      |
| 9.4.2          | Analog current measurement output 18                           | 22.2             | Definitions                                               |
| 9.4.3          | Digital current measurement output 18                          | 22.3             | Disclaimers                                               |
| 9.4.4          | Low battery supply voltage conditions 18                       | 22.4             | Trademarks                                                |
| 9.5            | TrenchPLUS FET interface 19                                    | 23               | Contact information 51                                    |
| 9.5.1          | Overtemperature protection 19                                  | 24               | Contents 52                                               |
| 9.5.2          | Overcurrent protection 20                                      | -                |                                                           |
| 9.5.3          | Gate inductive ring-off clamp                                  |                  |                                                           |
| 9.5.4          | Loss-of-ground protection                                      |                  |                                                           |
| 9.5.5          | Controller settings                                            |                  |                                                           |
| 9.5.6          | Open-circuit detection                                         |                  |                                                           |
| 9.5.7          | Channel selection                                              |                  |                                                           |



Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2008.

All rights reserved.