# 64K (8K x 8) CMOS UV EPROM - OTPROM - FAST ACCESS TIME: 200 ns. - COMPATIBLE WITH HIGH SPEED MICRO-PROCESSORS, ZERO WAIT STATE. - 28-PIN JEDEC APPROVED PIN-OUT. - LOW POWER CONSUMPTION : - ACTIVE 30mA Max - \_ STANDBY 100µA Max - PROGRAMMING VOLTAGE: 12.5V. - HIGH SPEED PROGRAMMING (< 1 minute). - ELECTRONIC SIGNATURE. #### DESCRIPTION The TS27C64A is a high speed 65,536 bit UV erasable and electrically reprogrammable EPROM ideally suited for applications where fast turn-around and pattern experimentation are important requirements. The TS27C64A is housed in a 28 pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure. In order to meet production requirements (cost effective solution or SMD), this product is also offered in a plastic package, either Plastic DIL or PLCC, for One Time Programming only. #### **PIN FUNCTIONS** | A0-A12 | ADDRESS | |--------|---------------| | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | O0-O7 | OUTPUTS | | PGM | PROGRAM | | NC | NON CONNECTED | Figure 1: Pin Connection Figure 2: Block Diagram # ABSOLUTE MAXIMUM RATINGS (1) | Symbol | Parameters | Values | Unit | |--------------------------------|---------------------------------------------------------|------------------------------------------------------------|----------------| | Тамв | Operating temperature range<br>TS27C64ACQ<br>TS27C64AVQ | T <sub>L</sub> to T <sub>H</sub><br>0 to +70<br>-40 to +85 | <sup>-</sup> C | | T <sub>STG</sub> | Storage temperature range | -65 to +125 | ,C | | $V_{PP}^{(2)}$ | Supply voltage | -0.6 to +14 | V | | V <sub>IN</sub> <sup>(2)</sup> | Input voltages A9 Except V <sub>PP</sub> , A9 | -0.6 to +13.5<br>-0.6 to 6.25 | V | | PD | Max power dissipation | 1.5 | W | | | Lead temperature<br>(Soldering : 10 seconds) | +300 | ,c | NOTES: 1. "Maximum ratings" are those values beyond which the safety of the device cannot be guaranteed. Except to "Operating temperature range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical characteristics" provides conditions for actual device operation. 2. With respect to GND. # **OPERATING MODES** | | | | - | PINS | | | | |-------------------------|-----------------|-----------------|-------------------------------|-----------------|-----------------|-----|------------------| | MODE | CE | OE | <b>A</b> 9 | PGM | V <sub>PP</sub> | Vcc | OUT-<br>PUTS | | READ | VIL | V <sub>IL</sub> | Х | V <sub>iH</sub> | Vcc | Vcc | D <sub>OUT</sub> | | OUTPUT DISABLE | VIL | VIH | Х | V <sub>IH</sub> | Vcc | Vcc | HIGH Z | | STANDBY | VIH | Х | Х | Х | Vcc | Vcc | HIGH Z | | HIGH SPEED PROGRAMMING | VIL | V <sub>IH</sub> | Х | VIL | V <sub>PP</sub> | Vcc | D <sub>IN</sub> | | PROGRAM VERIFY | VIL | ViL | Х | V <sub>IH</sub> | $V_{PP}$ | Vcc | Dout | | PROGRAM INHIBIT | V <sub>iH</sub> | Х | Х | Х | V <sub>PP</sub> | Vcc | HIGH Z | | ELECTRONIC SIGNATURE(3) | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>H</sub> <sup>(2)</sup> | V <sub>IH</sub> | V <sub>CC</sub> | Vcc | CODE | NOTES: 1. X can be either $V_{\text{IL}}$ or $V_{\text{IH}}$ . - 2. $V_H = 12.0V \pm 0.5V$ . - 3. All address lines at $V_{IL}$ except A9 and A0 that is toggled from $V_{IL}$ (manufacturer code : 9B) to $V_{IH}$ (type code : 08). SGS-THOMSON #### **READ OPERATION** ## DC CHARACTERISTICS $(T_{AMB} = T_L \text{ to } T_H, V_{CC} = 5V \pm 10\%, V_{SS} = 0V. \text{ Unless otherwise specified})$ (5) | o t | | | | Values | | | |-----------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------|--------------------|--------------------|------| | ILI Input Load Curr ILO Output Leakage VPP VPP Read voltag VIL Input Low Volta VIH Input High Volta | Parameter | Test Conditions | Min | Typ <sup>(1)</sup> | Max | Unit | | lu | Input Load Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | 10 | μА | | ILO | Output Leakage Current | V <sub>OUT</sub> = V <sub>CC</sub> or V <sub>SS</sub><br>CE = V <sub>IH</sub> | | | 10 | μΑ | | V <sub>PP</sub> | V <sub>PP</sub> Read voltage | | V <sub>CC</sub> - 0.7 | | Vcc | V | | VIL | Input Low Voltage | | -0.1 | | 0.8 | V | | V <sub>iH</sub> | Input High Voltage | | 2.0 | | V <sub>CC</sub> +1 | V | | VoL | Output Low Voltage | I <sub>OL</sub> = 2.1 mA<br>I <sub>OL</sub> = 0 μA | | | 0.45<br>0.1 | ٧ | | Vон | Output High Voltage | I <sub>OH</sub> = -400 μA<br>I <sub>OH</sub> = 0 μA | 2.4<br>V <sub>CC</sub> -0.1 | | | ٧ | | I <sub>CC2</sub> | V <sub>CC</sub> Supply Active Current TTL<br>Levels | CE=OE=V <sub>IL</sub> , Inputs=V <sub>IH</sub><br>or<br>V <sub>IL</sub> , f = 5 MHz, I/O = 0mA | | 10 | 30 | mA | | I <sub>CCSB1</sub> | V <sub>CC</sub> Supply Standby Current | CE = VIH | | 0.5 | 1 | mA | | I <sub>CCSB2</sub> | V <sub>CC</sub> Supply Standby Current | CE = V <sub>CC</sub> | • | 10 | 100 | μΑ | | I <sub>PP1</sub> | V <sub>PP</sub> Read Current | $V_{PP} = V_{CC} = 5.5V$ | • | | 100 | μΑ | NOTE : 1. Typical conditions are for operation at : $T_{AMB} = +25^{\circ}C$ , $V_{CC} = 5V$ , $V_{PP} = V_{CC}$ and $V_{SS} = 0V$ # AC CHARACTERISTICS(1) $(T_{AMB} = T_L \text{ to } T_H)^{(5)}$ | | | <b>T</b> | | | 270 | 64A | | | | |----------------------------------|------------------------------------------------------------|------------------------|-----|-----|-----|-----|-----|-----|------| | Symbol | Parameter | Test condition | -: | 20 | -: | 25 | | 30 | Unit | | | | | Min | Max | Min | Max | Min | Max | 1 | | tacc | Address to Output Delay | CE= OE=V <sub>IL</sub> | | 200 | | 250 | | 300 | ns | | t <sub>CE</sub> | CE to Output Delay | OE=V <sub>IL</sub> | | 200 | | 250 | | 300 | ns | | toE | OE to Output Delay | CE=V <sub>IL</sub> | | 80 | | 100 | | 120 | ns | | t <sub>DF</sub> <sup>(2,4)</sup> | OE or CE High to Output<br>Float | | 0 | 50 | 0 | 60 | 0 | 105 | ns | | tон | Output Hold from Address, CE or OE Whichever occured first | CE= OE=VIL | 0 | | 0 | | 0 | | ns | #### CAPACITANCE $T_{AMB} = +25^{\circ}C$ , f = 1 MHz (Note 3) | Symbol | Parameter | Test Condition | Min | Typ.(2) | Max | Unit | |--------|--------------------|-----------------------|-----|---------|-----|------| | CiN | Input Capacitance | V <sub>IN</sub> = 0V | | 4 | 6 | pF | | Соит | Output Capacitance | V <sub>OUT</sub> = 0V | | 8 | 12 | pF | NOTES: 1. V<sub>CC</sub> must be applied at the same time or before V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. V<sub>PP</sub> may be connected to V<sub>CC</sub> except during program. - 2. The $t_{DF}$ compare level is determined as follows : High to THREE-STATE, the measured $V_{OH}^{(DC)}$ -0.1V Low to THREE-STATE the measured $V_{OL}^{(DC)}$ + 0.1V. - 3. Capacitance is guaranteed by periodic testing. $T_{AMB} = +25^{\circ}C$ , f=1MHz. - 4. T<sub>DF</sub>, is specified from $\overline{\text{OE}}$ or $\overline{\text{CE}}$ whichever occurs first. This parameter is only sampled and not 100 % tested. - 5. All parameters are specified at $V_{CC}$ = 5V $\pm$ 5% for 27C64-20X, 27C64-25X and 27C64-30X. # **READ OPERATION (Continued)** #### **AC TEST CONDITIONS** Input Rise and Fall Times : ≤ 20 ns Timing Measurement Reference Level : Input pulse levels : 0.45V to 2.4V Inputs: 0.8V and 2V - Outputs: 0.8V and 2V Figure 3: AC Testing Input/Output Waveform Figure 4: AC Testing Load Circuit Figure 5 : AC Waveforms - NOTES: 1. Typical values are for $T_{AMB} = 25^{\circ}C$ and nominal supply voltage. - 2. This parameter is only sampled and not 100% tested. - 3. $\overline{\text{OE}}$ may be delayed up to $t_{\text{ACC}}$ $t\overline{\text{OE}}$ after the falling edge $\overline{\text{CE}}$ without impact on $t_{\text{ACC}}$ . - 4. t<sub>DF</sub> is specified from $\overline{OE}$ or $\overline{CE}$ whichever occurs first. #### DEVICE OPERATION The seven modes of operation of the TS27C64A are listed in the Operating Modes table. A single 5V power supply is required in the read mode. All inputs are TTL levels except for VPP and A9 in electronic signature mode. #### READ MODE The TS27C64A has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable $(\overline{CE})$ is the power control and should be used for device selection. Output Enable $(\overline{OE})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, address access time (tACC) is equal to the delay from $\overline{CE}$ (tCE). Data is available at the outputs after a delay of toe from the falling edge of $\overline{OE}$ , assuming that $\overline{CE}$ has been low and addresses have been stable for at least tacc-toe. #### STANDBY MODE The TS27C64A has a standby mode which reduces the maximum power dissipation to 5.5mW. The TS27C64A is placed in the standby mode by applying a TTL high signal to the $\overline{\text{CE}}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{\text{OE}}$ input. ## TWO LINE OUTPUT CONTROL Because EPROMs are usually used in larger memory arrays, we have provided two control lines which accommodate this multiple memory connection. The two control lines allow for : a) the lowest possible memory power dissipation, b) complete assurance that output bus contention will not occur To use these control lines most efficiently, $\overline{\text{CE}}$ should be decoded and used as the primary device selecting function, while $\overline{\text{OE}}$ should be made a common connection to all devices in the array and connected to the $\overline{\text{READ}}$ line from the system control bus. This ensures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is required from a particular memory device. ## PROGRAMMING MODES Caution: Exceeding 14V on V<sub>PP</sub> will damage the TS27C64A. Initially, (and after each erasure for UV EPROM), all bits of the TS27C64A are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The TS27C64A is in the programming mode when the V<sub>PP</sub> input is at 12.5V and $\overline{CE}$ and $\overline{PGM}$ are both at TTL Low. To avoid damage to the device from spurious voltage transients, a 0.1 $\mu F$ filter capacitor must be placed accross V<sub>PP</sub>, V<sub>CC</sub> and ground. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. Programming of multiple TS27C64As in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the parallel TS27C64As may be connected together when they are programmed with the same data. A low level TTL pulse applied to the PGM input programs the paralleled TS27C64As. #### HIGH SPEED PROGRAMMING The high speed programming algorithm described in the flowchart rapidly programs the TS27C64A using an efficient and reliable method particularly suited to the production programming environment. An individual device will take around 1 minute to program. #### PROGRAM INHIBIT Programming of multiple TS27C64As in parallel with different data is also easily accomplished by using the program inhibit mode. A high level on $\overline{\text{CE}}$ or $\overline{\text{PGM}}$ inputs inhibits the other TS27C64As from being programmed. Except for $\overline{\text{CE}}$ , all like inputs (including $\overline{\text{OE}}$ ) of the parallel TS27C64As may be common. A TTL low-level pulse applied to a TS27C64A $\overline{\text{CE}}$ and $\overline{\text{PGM}}$ inputs with $V_{PP}$ at 12.5V will program that TS27C64A. #### PROGRAM VERIFY A verify may be performed on the programmed bits to ensure that they were correctly programmed. The verify routine is performed with $\overline{\text{CE}}$ and $\overline{\text{OE}}$ at $V_{\text{IL}}$ , $\overline{\text{PGM}}$ at $V_{\text{IH}}$ and $V_{\text{PP}}$ at 12.5V. #### ELECTRONIC SIGNATURE MODE Electronic signature mode allows the reading out of a binary code that will identify the EPROM manufacturer and type. This mode is intended for use with programming equipment in oder to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C $\pm$ 5°C ambient temperature range that is required when programming the TS27C64A. To activate this mode the programming equipment must force 11.5V to 12.5V on address line A9 of the TS27C64A. Two bytes may then be sequenced from the device outputs by toggling address line A0 from $V_{\rm IL}$ to $V_{\rm IH}$ . All other address lines must be held at $V_{\rm IL}$ during electronic signature mode. # ERASING (applies for UV EPROM) The TS27C64A is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the TS27C64A be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time. Direct sunlight can also cause temporary functional failure. Extended exposure to room level fluorescent light- ing will also cause erasure. An opaque coating (paint, tape, label, etc.) should be placed over the package window if this product is to be operated under these lighting conditions. Covering the window also reduces Icc due to photodiode currents. An ultraviolet source of 2537A yielding a total integrated dosage of 15 watt seconds/cm² is required. This will erase the part in approximately 15 to 20 minutes if a UV lamp with a 12,000 $\mu$ W/cm² power rating is used. The TS27C64A to be erased should be placed 1 inch from the lamp and no fifters should be used. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at 1 inch. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance, or the lamp is aged, the system should be checked to make certain full erasure is occuring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and system designs have been erroneously suspected when incomplete erasure was the basic problem. # PROGRAMMING OPERATIONS(1) $(T_{AMB} = 25 \pm 5^{\circ}C, V_{CC} = 6.0V \pm 0.25V, V_{PP} = 12.5V \pm 0.3V)$ # DC AND OPERATING CHARACTERISTICS | Symbol | Parameter | Test condition | | Unit | | | |------------------|------------------------------------------------------|-------------------------------------------|-------------|--------|---------------------|-------| | | raiametei | rest condition | Min Typ Max | | | Offic | | lį | Input Current (all inputs) | $V_{I} = V_{IL} \text{ or } V_{IH}$ | | | 10 | μΑ | | VIL | Input Low Level (all inputs) | | -0.1 | | 0.8 | V | | V <sub>IH</sub> | Input High Level | | 2.0 | : | V <sub>CC</sub> + 1 | ٧ | | V <sub>OL</sub> | Output Low voltage during verify | I <sub>OL</sub> = 2.1 mA | | • | 0.45 | ٧ | | V <sub>OH</sub> | Output High voltage during verify | Ι <sub>ΟΗ</sub> = -400 μΑ | 2.4 | • | | ٧ | | Іссз | V <sub>CC</sub> Supply current<br>(Program & Verify) | | | :<br>! | 30 | mA | | I <sub>PP2</sub> | V <sub>PP</sub> supply current (Program) | $\overline{CE} = V_{IL} = \overline{PGM}$ | | | 30 | mA | ## **AC CHARACTERISTICS** | Symbol | Parameter | Test Condition | | Values | | Unit | |---------------------------------|-------------------------------------|----------------|------|--------|-------|-------| | Symbol | raianietei | rest condition | Min | Тур | Max | Oiiit | | tas | Address Set-up time | | 2 | | | μs | | toes | OE Set-up Time | | 2 | | : | μs | | t <sub>DS</sub> | Data Set-up Time | | 2 | | 1 | μs | | t <sub>AH</sub> | Address Hold time | | 0 | | | μs | | t <sub>DH</sub> | Data Hold Time | | 2 | - | | μs | | t <sub>DFP</sub> | Output enable to output float delay | | 0 | | 130 | ns | | tvps | V <sub>PP</sub> set-up time | | 2 | | | μs | | tvcs | V <sub>CC</sub> set-up time | | 2 | | | μs | | tpw | PGM initial program pulse width | | 0.95 | 1.0 | 1.05 | ms | | t <sub>OPW</sub> <sup>(2)</sup> | PGM overprogram pulse width | | 2.85 | | 78.75 | ms | | t <sub>CES</sub> | CE set-up time | | 2 | | | μs | | toE | Data valid from OE | | • | | 150 | ns | NOTES: 1. $V_{CC}$ must be applied simultaneously or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . 2. topw is defined in flow chart. ## **AC TEST CONDITIONS** Input rise and fall times Input pulse levels (10% to 90%) ≤ 20ns : 0.45V to 2.4V Timing reference levels: Inputs: 0.8V and 2.0V - Outputs: 0.8V and 2.0V Figure 6: High Speed Programming Waveforms NOTES: 1. The input timing reference level is 0.8V for $V_{IL}$ and 2.0V for $V_{IH}$ . - 2. toe and toep are characteristics of the device but must be accommodated by the programmer. - 3. When programming the TS27C64A, a 0.1 µF capacitor is required across V<sub>PP</sub> and ground to suppress spurious voltage transients which can damage the device. Figure 7: High Speed Programming Flow Chart ## ORDERING INFORMATION - UV EPROM | Part Number | Access Time | Supply Voltage | Temp. Range | Package | |----------------|-------------|----------------|-----------------|---------| | TS27C64A-20XCQ | 200 ns | 5V ± 5% | 0°C to + 70°C | FDIP-28 | | TS27C64A-25XCQ | 250 ns | 5V ± 5% | 0°C to +70°C | FDIP-28 | | TS27C64A-30XCQ | 300 ns | 5V ± 5% | 0°C to + 70°C | FDIP-28 | | TS27C64A-20CQ | 200 ns | 5V ± 10% | 0°C to + 70°C | FDIP-28 | | TS27C64A-25CQ | 250 ns | 5V ± 10% | 0°C to + 70°C | FDIP-28 | | TS27C64A-30CQ | 300 ns | 5V ± 10% | 0°C to + 70°C | FDIP-28 | | TS27C64A-20VQ | 200 ns | 5V ± 10% | -40°C to + 85°C | FDIP-28 | | TS27C64A-25VQ | 250 ns | 5V ± 10% | -40°C to + 85°C | FDIP-28 | | TS27C64A-30VQ | 300 ns | 5V ± 10% | -40°C to + 85°C | FDIP-28 | # PACKAGE MECHANICAL DATA Figure 8: 28-PIN CERAMIC DIP BULL'S EYE ## **ORDERING INFORMATION - OTP ROM** | Part Number | Access Time | Supply Voltage | Temp. Range | Package | |------------------|-------------|----------------|------------------|---------| | TS27C64A-20CP | 200 ns | 5V ± 10% | 0°C to + 70°C | PDIP28 | | TS27C64A-25CP | 250 ns | 5V ± 10% | 0°C to + 70°C | PDIP28 | | TS27C64A-20VP | 200 ns | 5V ± 10% | -40°C to + 85°C | PDIP28 | | TS27C64A-25VP | 250 ns | 5V ± 10% | -40°C to + 85°C | PDIP28 | | TS27C64A-35TP(1) | 350 ns | 5V ± 10% | -40°C to + 105°C | PDIP28 | | TS27C64A-20CFN | 200 ns | 5V ± 10% | 0°C to + 70°C | PLCC32 | | TS27C64A-25CFN | 250 ns | 5V ± 10% | 0°C to + 70°C | PLCC32 | | TS27C64A-20VFN | 200 ns | 5V ± 10% | -40°C to + 85°C | PLCC32 | | TS27C64A-25VFN | 250 ns | 5V ± 10% | -40°C to + 85°C | PLCC32 | NOTE: Consult your nearest SGS-THOMSON sales office for availability of other combination. (1) Specification available upon request. # PACKAGE MECHANICAL DATA - OTP ROM Figure 9: 28-PIN PLASTIC DIP Figure 10 : PLCC32 32-LEAD PLASTIC LEADED CHIP CARRIER