

# TLE42744

Low Dropout Linear Voltage Regulator

TLE42744DV50 TLE42744GV50 TLE42744EV50 TLE42744GV33 TLE42744DV33 TLE42744GSV33

# Data Sheet

Rev. 1.3, 2018-03-05

# Automotive Power



# Low Dropout Linear Voltage Regulator

TLE42744



#### Features

- Very Low Current Consumption
- Output Voltages 5 V and 3.3 V ±2%
- Output Current up to 400 mA
- Very Low Dropout Voltage
- Output Current Limitation
- Reverse Polarity Protection
- Overtemperature Shutdown
- Wide Temperature Range From -40 °C up to 150 °C
- Green Product (RoHS compliant)
- AEC Qualified

# PG-TO252-3 PG-SSOP-14 exposed pad Image: Constraint of the second sec

PG-TO263-3

PG-SOT223-4

#### Description

The TLE42744 is a monolithic integrated low dropout voltage regulator for load currents up to 400 mA. An input voltage up to 40 V is regulated to  $V_{Q,nom} = 5 \text{ V} / 3.3 \text{ V}$  with a precision of ±2%. The device is designed for the harsh environment of automotive applications. Therefore it is protected against overload, short circuit and overtemperature conditions by the implemented output current limitation and the overtemperature shutdown circuit. The TLE42744 can be also used in all other applications requiring a stabilized 5 V / 3.3 V voltage.

Due to its very low quiescent current the TLE42744 is dedicated for use in applications permanently connected to  $V_{\rm BAT}$ .

| Туре          | Package                | Marking  |
|---------------|------------------------|----------|
| TLE42744DV50  | PG-TO252-3             | 42744V5  |
| TLE42744GV50  | PG-TO263-3             | 42744V5  |
| TLE42744EV50  | PG-SSOP-14 exposed pad | 42744V5  |
| TLE42744DV33  | PG-TO252-3             | 4274433  |
| TLE42744GV33  | PG-TO263-3             | 42744V33 |
| TLE42744GSV33 | PG-SOT223-4            | 427443   |



**Block Diagram** 

# 2 Block Diagram





**Pin Configuration** 

# 3 Pin Configuration

# 3.1 Pin Assignment PG-TO252-3, PG-TO263-3 and PG-SOT223-4



# 3.2 Pin Definitions and Functions PG-TO252-3, PG-TO263-3 and PG-SOT223-4

| Pin No.       | Symbol | Function                                                                                                                                                                |
|---------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | 1      | Input<br>block to ground directly at the IC with a ceramic capacitor                                                                                                    |
| 2             | GND    | Ground<br>internally connected to heat slug                                                                                                                             |
| 3             | Q      | <b>Output</b><br>block to ground with a capacitor close to the IC terminals, respecting the values given<br>for its capacitance and ESR in "Functional Range" on Page 6 |
| 4 / Heat Slug | -      | Heat Slug<br>internally connected to GND;<br>connect to GND and heatsink area                                                                                           |



**Pin Configuration** 

# 3.3 Pin Assignment PG-SSOP-14 exposed pad



Figure 3 Pin Configuration (top view)

# 3.4 Pin Definitions and Functions PG-SSOP-14 exposed pad

| Pin No.          | Symbol | Function                                                                                                                                                                |
|------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3, 5, 6, 7 | n.c.   | Not connected                                                                                                                                                           |
|                  |        | can be open or connected to GND                                                                                                                                         |
| 4                | GND    | Ground                                                                                                                                                                  |
| 8, 10, 11, 12,   | n.c.   | Not connected                                                                                                                                                           |
| 14               |        | can be open or connected to GND                                                                                                                                         |
| 9                | Q      | <b>Output</b><br>block to ground with a capacitor close to the IC terminals, respecting the values given<br>for its capacitance and ESR in "Functional Range" on Page 6 |
| 13               | I      | Input<br>block to ground directly at the IC with a ceramic capacitor                                                                                                    |
| Pad              | -      | Exposed Pad<br>connect to GND and heatsink area                                                                                                                         |



#### **General Product Characteristics**

# 4 General Product Characteristics

## 4.1 Absolute Maximum Ratings

#### Table 1 Absolute Maximum Ratings<sup>1)</sup>

 $T_i$  = -40 °C to 150 °C; all voltages with respect to ground, (unless otherwise specified)

| Parameter            | Symbol            |       | Values | 5    | Unit | Note / Test Condition                                  | Number  |
|----------------------|-------------------|-------|--------|------|------|--------------------------------------------------------|---------|
|                      |                   | Min.  | Тур.   | Max. |      |                                                        |         |
| Input I              |                   |       |        | 1    | 1    |                                                        | -       |
| Voltage              | $V_1$             | -42   | -      | 45   | V    | -                                                      | P_4.1.1 |
| Output Q             |                   |       |        | 1    |      |                                                        | -       |
| Voltage              | V <sub>Q</sub>    | -1    | -      | 40   | V    | -                                                      | P_4.1.2 |
| Temperature          | I                 |       |        |      |      |                                                        |         |
| Junction temperature | Tj                | -40   | -      | 150  | °C   | -                                                      | P_4.1.3 |
| Storage temperature  | T <sub>stg</sub>  | -50   | -      | 150  | °C   | -                                                      | P_4.1.4 |
| ESD Susceptibility   |                   |       |        | -    |      |                                                        | -       |
| ESD Absorption       | $V_{\rm ESD,HBM}$ | -4    | -      | 4    | kV   | Human Body Model<br>(HBM) <sup>2)</sup>                | P_4.1.5 |
| ESD Absorption       | $V_{\rm ESD,CDM}$ | -1000 | -      | 1000 | V    | Charge Device Model<br>(CDM) <sup>3)</sup> at all pins | P_4.1.6 |

1) not subject to production test, specified by design

2) ESD susceptibility Human Body Model "HBM" according to AEC-Q100-002 - JESD22-A114

3) ESD susceptibility Charged Device Model "CDM" according to ESDA STM5.3.1

#### Notes

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

#### 4.2 Functional Range

#### Table 2Functional Range

| Parameter     | Symbol | Values |      |      | Unit | Note / Test Condition          | Number  |
|---------------|--------|--------|------|------|------|--------------------------------|---------|
|               |        | Min.   | Тур. | Max. | _    |                                |         |
| Input voltage | V      | 5.5    | -    | 40   | V    | TLE42744DV50,<br>TLE42744GV50, | P_4.2.1 |
| Input voltage | V      | 4.7    | _    | 40   | V    | TLE42744EV50<br>TLE42744GV33,  | P_4.2.2 |
|               |        |        |      |      |      | TLE42744DV33,<br>TLE42744GSV33 |         |



#### **General Product Characteristics**

#### Table 2Functional Range (cont'd)

| Parameter                                        | Symbol     | Values |      |      | Unit | Note / Test Condition | Number  |
|--------------------------------------------------|------------|--------|------|------|------|-----------------------|---------|
|                                                  |            | Min.   | Тур. | Max. |      |                       |         |
| Output Capacitor's Requirements for Stability    | CQ         | 22     |      | -    | μF   | 1)                    | P_4.2.3 |
| Output Capacitor's<br>Requirements for Stability | $ESR(C_Q)$ | -      |      | 3    | Ω    | 2)                    | P_4.2.4 |
| Junction temperature                             | Tj         | -40    |      | 150  | °C   | -                     | P_4.2.5 |

1) the minimum output capacitance requirement is applicable for a worst case capacitance tolerance of 30%

2) relevant ESR value at f = 10 kHz

Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table.

## 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

| Parameter                         | Symbol            | Symbol Values |      | Unit | Note / Test Condition | Number                                                                |          |
|-----------------------------------|-------------------|---------------|------|------|-----------------------|-----------------------------------------------------------------------|----------|
|                                   |                   | Min.          | Тур. | Max. | -                     |                                                                       |          |
| TLE42744DV50, TLE42744D           | V33 (PG-TO252     | -3)           | 1    |      |                       |                                                                       | 4        |
| Junction to Case <sup>1)</sup>    | $R_{thJC}$        | -             | 3.6  | -    | K/W                   | measured to heat slug                                                 | P_4.3.1  |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -             | 27   | -    | K/W                   | FR4 2s2p board <sup>2)</sup>                                          | P_4.3.2  |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -             | 115  | -    | K/W                   | FR4 1s0p board, footprint only <sup>3)</sup>                          | P_4.3.3  |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -             | 52   | -    | K/W                   | FR4 1s0p board,<br>300 mm² heatsink<br>area <sup>3)</sup>             | P_4.3.4  |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -             | 40   | -    | K/W                   | FR4 1s0p board,<br>600 mm <sup>2</sup> heatsink<br>area <sup>3)</sup> | P_4.3.5  |
| TLE42744GV50, TLE427440           | GV33 (PG-TO263    | -3)           |      |      |                       |                                                                       |          |
| Junction to Case <sup>1)</sup>    | R <sub>thJC</sub> | -             | 3.6  | -    | K/W                   | measured to heat slug                                                 | P_4.3.6  |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -             | 22   | -    | K/W                   | FR4 2s2p board <sup>2)</sup>                                          | P_4.3.7  |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -             | 74   | -    | K/W                   | FR4 1s0p board, footprint only <sup>3)</sup>                          | P_4.3.8  |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -             | 42   | -    | K/W                   | FR4 1s0p board,<br>300 mm <sup>2</sup> heatsink<br>area <sup>3)</sup> | P_4.3.9  |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -             | 34   | -    | K/W                   | FR4 1s0p board,<br>600 mm² heatsink<br>area <sup>3)</sup>             | P_4.3.10 |

#### Table 3Thermal Resistance



#### **General Product Characteristics**

| Table 3 | Thermal Resistance (cont'd) |
|---------|-----------------------------|
|---------|-----------------------------|

| Parameter                         | Symbol            | Values |      |      | Unit | Note / Test Condition                                                 | Number   |
|-----------------------------------|-------------------|--------|------|------|------|-----------------------------------------------------------------------|----------|
|                                   |                   | Min.   | Тур. | Max. | -    |                                                                       |          |
| TLE42744EV50 (PG-SSOP-            | 14 exposed pad)   |        |      |      |      |                                                                       | 4        |
| Junction to Case <sup>1)</sup>    | R <sub>thJC</sub> | -      | 7    | -    | K/W  | measured to exposed pad                                               | P_4.3.11 |
| Junction to Ambient <sup>1)</sup> | $R_{thJA}$        | -      | 43   | _    | K/W  | FR4 2s2p board <sup>2)</sup>                                          | P_4.3.12 |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -      | 120  | -    | K/W  | FR4 1s0p board, footprint only <sup>3)</sup>                          | P_4.3.13 |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -      | 59   | -    | K/W  | FR4 1s0p board,<br>300 mm <sup>2</sup> heatsink<br>area <sup>3)</sup> | P_4.3.14 |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -      | 49   | -    | K/W  | FR4 1s0p board,<br>600 mm <sup>2</sup> heatsink<br>area <sup>3)</sup> | P_4.3.15 |
| TLE42744GSV33 (PG-SOT2            | 23-4)             |        |      |      |      | 1                                                                     |          |
| Junction to Case <sup>1)</sup>    | $R_{thJC}$        | -      | 17   | _    | K/W  | measured to heat slug                                                 | P_4.3.16 |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -      | 54   | _    | K/W  | FR4 2s2p board <sup>2)</sup>                                          | P_4.3.17 |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -      | 139  | -    | K/W  | FR4 1s0p board, footprint only <sup>3)</sup>                          | P_4.3.18 |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -      | 73   | -    | K/W  | FR4 1s0p board,<br>300 mm² heatsink<br>area <sup>3)</sup>             | P_4.3.19 |
| Junction to Ambient <sup>1)</sup> | R <sub>thJA</sub> | -      | 64   | -    | K/W  | FR4 1s0p board,<br>600 mm <sup>2</sup> heatsink<br>area <sup>3)</sup> | P_4.3.20 |

1) Not subject to production test, specified by design.

 Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm<sup>3</sup> board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.

3) Specified  $R_{\text{thJA}}$  value is according to Jedec JESD 51-3 at natural convection on FR4 1s0p board; The Product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 1 copper layer (1 x 70µm Cu).



# 5.1 Electrical Characteristics Voltage Regulator

### Table 4 Electrical Characteristics

 $V_1$  =13.5 V;  $T_1$  = -40 °C to 150 °C; all voltages with respect to ground (unless otherwise specified)

| Parameter       | Symbol                |      | Value | S    | Unit | Note / Test Condition                                                                                             | Number  |
|-----------------|-----------------------|------|-------|------|------|-------------------------------------------------------------------------------------------------------------------|---------|
|                 |                       | Min. | Тур.  | Max. |      |                                                                                                                   |         |
| Output Q        | · · · ·               |      |       |      |      |                                                                                                                   |         |
| Output Voltage  | VQ                    | 4.9  | 5.0   | 5.1  | V    | TLE42744DV50,<br>TLE42744GV50,<br>TLE42744EV50<br>5 mA < $I_Q$ < 400 mA<br>6 V < $V_1$ < 28 V                     | P_5.1.1 |
| Output Voltage  | VQ                    | 4.9  | 5.0   | 5.1  | V    | TLE42744DV50,<br>TLE42744GV50,<br>TLE42744EV50<br>5 mA < $I_Q$ <200 mA<br>6 V < $V_1$ < 40 V                      | P_5.1.2 |
| Output Voltage  | V <sub>Q</sub>        | 3.23 | 3.3   | 3.37 | V    | TLE42744GV33,<br>TLE42744DV33,<br>TLE42744GSV33;<br>5 mA < $I_Q$ < 400 mA<br>4.7 V < $V_1$ < 28 V                 | P_5.1.3 |
| Output Voltage  | V <sub>Q</sub>        | 3.23 | 3.3   | 3.37 | V    | TLE42744GV33,<br>TLE42744DV33,<br>TLE42744GSV33;<br>5 mA < $I_Q$ <200 mA<br>4.7 V < $V_1$ < 40 V                  | P_5.1.4 |
| Dropout Voltage | V <sub>dr</sub>       | -    | 250   | 500  | mV   | TLE42744DV50,<br>TLE42744GV50,<br>TLE42744EV50<br>$I_{Q} = 250 \text{ mA}$<br>$V_{dr} = V_{1} - V_{Q}^{(1)}$      | P_5.1.5 |
| Load Regulation | $\Delta V_{ m Q, lo}$ | -    | 20    | 50   | mV   | TLE42744DV50,<br>TLE42744GV50,<br>TLE42744EV50;<br>$I_Q = 5 \text{ mA to } 400 \text{ mA}$<br>$V_1 = 6 \text{ V}$ | P_5.1.6 |
| Load Regulation | $\Delta V_{ m Q, lo}$ | -    | 40    | 70   | mV   | TLE42744GV33,<br>TLE42744DV33,<br>TLE42744GSV33;<br>$I_{Q}$ = 5 mA to 300 mA                                      | P_5.1.7 |
| Line Regulation | $\Delta V_{Q,  li}$   | -    | 10    | 25   | mV   | $V_1 = 12 \text{ V to } 32 \text{ V}$<br>$I_Q = 5 \text{ mA}$                                                     | P_5.1.8 |



#### Table 4 Electrical Characteristics (cont'd)

 $V_1$  =13.5 V;  $T_1$  = -40 °C to 150 °C; all voltages with respect to ground (unless otherwise specified)

| Parameter                                        | Symbol                  |      | Values | s –  | Unit | Note / Test Condition                                                       | Number   |
|--------------------------------------------------|-------------------------|------|--------|------|------|-----------------------------------------------------------------------------|----------|
|                                                  |                         | Min. | Тур.   | Max. | _    |                                                                             |          |
| Output Current Limitation                        | IQ                      | 400  | 600    | 1100 | mA   | 1)                                                                          | P_5.1.9  |
| Power Supply Ripple Rejection <sup>2)</sup>      | PSRR                    | -    | 60     | _    | dB   | $f_{\rm r}$ = 100 Hz; $V_{\rm r}$ = 0.5 Vpp                                 | P_5.1.10 |
| Temperature Output Voltage<br>Drift              | $\frac{dV_{\rm Q}}{dT}$ | -    | 0.5    | -    | mV/K | -                                                                           | P_5.1.11 |
| Overtemperature Shutdown<br>Threshold            | $T_{\rm j,sd}$          | 151  | -      | 200  | °C   | $T_{\rm j}$ increasing <sup>2)</sup>                                        | P_5.1.12 |
| Overtemperature Shutdown<br>Threshold Hysteresis | $T_{\rm j,sdh}$         | -    | 25     | -    | °C   | $T_{\rm j}$ decreasing <sup>2)</sup>                                        | P_5.1.13 |
| Current Consumption                              |                         |      |        | -    | 4    |                                                                             |          |
| Quiescent Current<br>$I_q = I_1 - I_Q$           | Iq                      | -    | 100    | 220  | μA   | $I_{\rm Q}$ = 1 mA                                                          | P_5.1.14 |
| Current Consumption<br>$I_q = I_1 - I_Q$         | Iq                      | -    | 8      | 15   | mA   | <i>I</i> <sub>Q</sub> = 250 mA                                              | P_5.1.15 |
| Current Consumption<br>$I_q = I_1 - I_Q$         | Iq                      | _    | 15     | 25   | mA   | TLE42744DV50,<br>TLE42744GV50,<br>TLE42744EV50;<br>$I_Q$ = 400 mA           | P_5.1.16 |
| Current Consumption<br>$I_q = I_I - I_Q$         | Iq                      | _    | 20     | 30   | mA   | TLE42744GV33,<br>TLE42744DV33,<br>TLE42744GSV33;<br>I <sub>Q</sub> = 400 mA | P_5.1.17 |

1) Measured when the output voltage  $V_{\rm Q}$  has dropped 100 mV from the nominal value obtained at  $V_{\rm I}$  = 13.5 V.

2) not subject to production test, specified by design



# 5.2 Typical Performance Characteristics Voltage Regulator

# Current Consumption $I_q$ versus Output Current $I_Q$



Current Consumption  $I_{\rm q}$  versus Low Output Current  $I_{\rm Q}$ 



Output Voltage Variation  $\Delta V_{\rm Q}$  versus Junction Temperature  $T_{\rm J}$ 



Dropout Voltage  $V_{\rm dr}$  versus Output Current  $I_{\rm Q}$  (5 V versions only)







# Dropout Voltage $V_{\rm dr}$ versus Junction Temperature (5 V versions only)



# Maximum Output Current $I_{\rm Q}$ versus Input Voltage $V_{\rm I}$

Region Of Stability: Output Capacitor's ESR  $ESR(C_{Q})$  versus Output Current  $I_{Q}$ 





#### **Application Information**

# 6 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

# 6.1 Application Diagram



Figure 4 Application Diagram

# 6.2 Selection of External Components

## 6.2.1 Input Pin

The typical input circuitry for a linear voltage regulator is shown in the application diagram above.

A ceramic capacitor at the input, in the range of 100 nF to 470 nF, is recommended to filter out the high frequency disturbances imposed by the line e.g. ISO pulses 3a/b. This capacitor must be placed very close to the input pin of the linear voltage regulator on the PCB.

An aluminum electrolytic capacitor in the range of 10  $\mu$ F to 470  $\mu$ F is recommended as an input buffer to smooth out high energy pulses, such as ISO pulse 2a. This capacitor should be placed close to the input pin of the linear voltage regulator on the PCB.

An overvoltage suppressor diode can be used to further suppress any high voltage beyond the maximum rating of the linear voltage regulator and protect the device against any damage due to over-voltage.

The external components at the input are not mandatory for the operation of the voltage regulator, but they are recommended in case of possible external disturbances.

## 6.2.2 Output Pin

An output capacitor is mandatory for the stability of linear voltage regulators.

The requirement to the output capacitor is given in "Functional Range" on Page 6. The graph "Region Of Stability: Output Capacitor's ESR ESR(CQ) versus Output Current IQ" on Page 12 shows the stable operation range of the device.

(2)



#### **Application Information**

TLE42744 is designed to be stable with extremely low ESR capacitors. According to the automotive environment, ceramic capacitors with X5R or X7R dielectrics are recommended.

The output capacitor should be placed as close as possible to the regulator's output and GND pins and on the same side of the PCB as the regulator itself.

In case of rapid transients of input voltage or load current, the capacitance should be dimensioned in accordance and verified in the real application that the output stability requirements are fulfilled.

## 6.3 Thermal Considerations

Knowing the input voltage, the output voltage and the load profile of the application, the total power dissipation can be calculated:

(1)  
$$P_{\rm D} = (V_{\rm I} - V_{\rm Q}) \times I_{\rm Q} + V_{\rm I} \times I_{\rm q}$$

with

- *P*<sub>D</sub>: continuous power dissipation
- V<sub>I</sub>: input voltage
- V<sub>Q</sub>: output voltage
- I<sub>Q</sub>: output current
- *I*<sub>a</sub>: quiescent current

The maximum acceptable thermal resistance  $R_{thJA}$  can then be calculated:

$$R_{thJA, max} = \frac{T_{j, max} - T_a}{P_D}$$

with

- *T*<sub>i,max</sub>: maximum allowed junction temperature
- $T_a$ : ambient temperature

Based on the above calculation the proper PCB type and the necessary heat sink area can be determined with reference to the specification in "Thermal Resistance" on Page 7.

#### Example

Application conditions:

 $V_{1} = 13.5 V$  $V_{Q} = 5 V$  $I_{Q} = 250 mA$  $T_{a} = 85 °C$ 

Calculation of 
$$R_{thJA,max}$$
:  
 $P_D = (V_1 - V_Q) \cdot I_Q + V_1 \cdot I_q$   
 $= (13.5 V - 5 V) \cdot 250 mA + 13.5 V \cdot 15 mA$   
 $= 2.125 W + 0.2025 W$   
 $= 2.3275 W$ 



#### **Application Information**

 $R_{\text{thJA,max}} = (T_{j,\text{max}} - T_{a}) / P_{D}$ 

= (150 °C – 85 °C) / 2.3275 W = 27.93 K/W

As a result, the PCB design must ensure a thermal resistance  $R_{thJA}$  lower than 27.93 K/W. By considering TLE42744GV50 (PG-TO263-3 package) and according to "Thermal Resistance" on Page 7, only the FR4 2s2p board is applicable.

# 6.4 Reverse Polarity Protection

TLE42744 is self protected against reverse polarity faults and allows negative supply voltage. External reverse polarity diode is not needed. However, the absolute maximum ratings of the device as specified in "Absolute Maximum Ratings" on Page 6 must be kept.

The reverse voltage causes several small currents to flow into the IC hence increasing its junction temperature. As the thermal shut down circuitry does not work in the reverse polarity condition, designers have to consider this in their thermal design.



**Package Outlines** 

# 7 Package Outlines





# TLE42744

#### **Package Outlines**



Figure 6 PG-TO263-3



# TLE42744

#### **Package Outlines**



Figure 7 PG-SSOP-14 exposed pad



#### **Package Outlines**



# Figure 8 PG-SOT223-4

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: http://www.infineon.com/packages.



# 8 Revision History

| Revision | Date       | Changes                                                                                                                                                                                                                                                           |
|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.3      | 2018-03-05 | Marking update in Chapter Overview (TLE42744GSV33 and TLE42744DV33)<br>Updated Template on the last page.                                                                                                                                                         |
| 1.2      | 2014-07-03 | Application Information added.<br>PG-TO252-3 and PG-SSOP-14 EP package outlines updated.                                                                                                                                                                          |
| 1.1      | 2010-01-13 | Updated Version Data Sheet:<br>version TLE42744EV50 in PG-SSOP-14 exposed pad and all related description<br>added;<br>3.3V versions TLE42744GV33 in PG-TO263-3, TLE42744DV33 in PG-TO252-3<br>and TLE42744GSV33 in PG-SOT223-4 and all related description added |
| 1.0      | 2009-01-14 | Initial Version final Data Sheet                                                                                                                                                                                                                                  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2018-03-05 Published by Infineon Technologies AG 81726 Munich, Germany

© 2018 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Infineon:

<u>TLE42744G V50</u> <u>TLE42744D V50</u> <u>TLE42744E V50</u> <u>TLE42744DV33ATMA1</u> <u>TLE42744EV50XUMA1</u> TLE42744GV50ATMA1