











**TPS65262** 

SLVSCF9C - JANUARY 2014-REVISED JULY 2014

# TPS65262 4.5- to 18-V Input Voltage, 3-A/1-A/1-A Output Current Triple Synchronous Step-Down Converter With Dual Adjustable 200-mA/100-mA LDOs

#### **Features**

- Operating Input Voltage Range: 4.5 to 18 V
- Feedback Reference Voltage: 0.6 V ±1%
- Maximum Continuous Output Current: 3 A/1 A/1 A
- Fixed 600-kHz Switching Frequency
- Integrated Dual LDOs With Input Voltage Range: 1.3 to 18 V and Continuous Output Current: 200 mA/100 mA
- Programmable Soft Start Time for Buck1
- Fixed 1-ms Soft Start Time for Buck2 and Buck3
- Internal Loop Compensation for Buck2 and Buck3
- Dedicated Enable Pins for Each Buck
- Automatic Power-Up/Power-Down Sequence
- Pulse Skipping Mode (PSM) at Light Load
- Output Voltage Power Good Indicator
- Thermal Overloading Protection
- 32-Pin VQFN (RHB) 5-mm × 5-mm Package

### **Applications**

- Set-Top Boxes
- Home Gateway and Access Point Networks
- Wireless Routers
- Surveillance
- **POS Machine**

### 3 Description

The TPS65262 is a monolithic triple synchronous step-down (buck) converter with 3-A/1-A/1-A output current. A wide 4.5- to 18-V input supply voltage range encompasses the most intermediate bus voltage operating off 5-, 9-, 12-, or 15-V power bus. The converter, with constant frequency peak current mode, is designed to simplify its application while giving designers options to optimize the system according to targeted applications. The device operates at 600-kHz fixed switching frequency. The loop compensations for buck 2 and buck3 have been integrated for less external components. The 180° out-of-phase operation between buck1 and buck2, 3 (buck2 and buck3 run in phase) minimizes the input filter requirements. At light load, the device automatically operates in PSM, which provides high efficiency by reducing switching losses.

Two low dropout voltage linear regulators (LDO) are also built in TPS65262 with input voltage range 1.3 to 18 V, continuous output current 200 mA/100 mA, independent enable and adjustable output voltage.

TPS65262 features an automatic power sequence with driving MODE pin to high and configuring EN1, EN2, and EN3 pins.

device The features overvoltage protection, overcurrent and short-circuit protection, overtemperature protection. A power good pin asserts when any output voltages are out of regulation.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS65262    | VQFN (32) | 5.00 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Typical Application







# **Table of Contents**

| 1      | Features 1                                            |    | 8.2 Functional Block Diagram         | 1/ |
|--------|-------------------------------------------------------|----|--------------------------------------|----|
| •      |                                                       |    | 3                                    |    |
| 2      | Applications 1                                        |    | 8.3 Feature Description              |    |
| 3      | Description 1                                         |    | 8.4 Device Functional Modes          |    |
| 4      | Typical Application1                                  | 9  | Application and Implementation       | 23 |
| 5      | Revision History                                      |    | 9.1 Application Information          | 23 |
| 6      | •                                                     |    | 9.2 Typical Application              | 23 |
| 0<br>7 | Pin Configuration and Functions                       | 10 | Power Supply Recommendations         | 33 |
| ′      | Specifications 5                                      | 11 | Layout                               | 33 |
|        | 7.1 Absolute Maximum Ratings 5 7.2 Handling Ratings 5 |    | 11.1 Layout Guidelines               |    |
|        | 7.3 Recommended Operating Conditions                  |    | 11.2 Layout Example                  | 34 |
|        | 7.4 Thermal Information                               | 12 | Device and Documentation Support     | 35 |
|        | 7.5 Electrical Characteristics                        |    | 12.1 Trademarks                      | 35 |
|        | 7.6 Typical Characteristics                           |    | 12.2 Electrostatic Discharge Caution | 35 |
| 8      | Detailed Description                                  |    | 12.3 Glossary                        | 35 |
| U      | 8.1 Overview                                          | 13 | Mechanical, Packaging, and Orderable |    |
|        | 6.1 Overview 13                                       |    | Information                          | 35 |
|        |                                                       |    |                                      |    |

# **5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (February 2014) to Revision C                                     | Page |
|-------------------------------------------------------------------------------------------|------|
| Updated data sheet to new TI standards                                                    | 1    |
| Corrected package type to VQFN                                                            | 1    |
| Updated V <sub>(ESD)</sub> ratings in <i>Handling Ratings</i> and notes                   | 5    |
| Updated MIN V <sub>FB</sub> and added note to G <sub>m_PS1/2/3</sub>                      | 7    |
| Added new graphs to the Typical Characteristics and moved plots to the Application Curves | 11   |
| Expanded the Applications section to include more information                             |      |
| Updated Figure 63 FB1 pin name                                                            | 34   |
| Changes from Revision A (January 2014) to Revision B                                      | Page |
| Changed Data sheet status from Product Preview to Production Data                         | 1    |
| Changes from Original (January 2014) to Revision A                                        | Page |
| Changed I <sub>max_LDO1</sub> min spec                                                    | 8    |



# 6 Pin Configuration and Functions



(There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance.)

### **Pin Functions**

| PIN   |     | DECORPTION                                                                                                                                                              |
|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO. | DESCRIPTION                                                                                                                                                             |
| LVIN2 | 1   | Input power supply for LDO2. Connect LVIN2 pin as close as possible to the (+) terminal of an input ceramic capacitor (suggest 1 µF).                                   |
| LOUT2 | 2   | LDO2 output. Connect LOUT2 pin as close as possible to the (+) terminal of an output ceramic capacitor (suggest 1 µF).                                                  |
| LFB2  | 3   | Feedback Kelvin sensing pin for LDO2 output voltage. Connect this pin to LDO2 resistor divider.                                                                         |
| LEN2  | 4   | Enable for LDO2. Float to enable.                                                                                                                                       |
| PGOOD | 5   | An open-drain output, asserts low if output voltage of any buck is beyond regulation range due to thermal shutdown, overcurrent, undervoltage, or ENx shut down.        |
| MODE  | 6   | When high, an automatic power-up/power-down sequence is provided according to states of EN1, EN2 and EN3 pins.                                                          |
| FB2   | 7   | Feedback Kelvin sensing pin for buck2 output voltage. Connect this pin to buck2 resistor divider.                                                                       |
| EN2   | 8   | Enable for buck2. Float to enable. Can use this pin to adjust the input undervoltage lockout of buck2 with a resistor divider.                                          |
| BST2  | 9   | Boot strapped supply to the high side floating gate driver in Buck2. Connect a capacitor (recommend 47 nF) from BST2 pin to LX2 pin.                                    |
| LX2   | 10  | Switching node connection to the inductor and bootstrap capacitor for Buck2. The voltage swing at this pin is from a diode voltage below the ground up to VIN2 voltage. |
| PGND2 | 11  | Power ground connection of Buck2. Connect PGND2 pin as close as possible to the (–) terminal of VIN2 input ceramic capacitor.                                           |
| VIN2  | 12  | Input power supply for Buck2. Connect VIN2 pin as close as possible to the (+) terminal of an input ceramic capacitor (suggest 10 µF).                                  |
| VIN3  | 13  | Input power supply for Buck3. Connect VIN3 pin as close as possible to the (+) terminal of an input ceramic capacitor (suggest 10 µF).                                  |
| PGND3 | 14  | Power ground connection of Buck3. Connect PGND3 pin as close as possible to the (–) terminal of VIN3 input ceramic capacitor.                                           |
| LX3   | 15  | Switching node connection to the inductor and bootstrap capacitor for Buck3. The voltage swing at this pin is from a diode voltage below the ground up to VIN3 voltage. |



# Pin Functions (continued)

| PIN   |     | DESCRIPTION                                                                                                                                                                                            |  |
|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME  | NO. |                                                                                                                                                                                                        |  |
| BST3  | 16  | Boot strapped supply to the high side floating gate driver in Buck3. Connect a capacitor (recommend 47 nF) from BST3 pin to LX3 pin.                                                                   |  |
| EN3   | 17  | Enable for Buck3. Float to enable. Can use this pin to adjust the input undervoltage lockout of Buck3 with a resistor divider.                                                                         |  |
| FB3   | 18  | Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to Buck3 resistor divider.                                                                                                      |  |
| AGND  | 19  | Analog ground common to buck controllers and other analog circuits. It must be routed separately from high current power grounds to the (-) terminal of bypass capacitor of input voltage VIN.         |  |
| V7V   | 20  | Internal LDO for gate driver and internal controller. Connect a 1-µF capacitor from the pin to power ground                                                                                            |  |
| COMP1 | 21  | Error amplifier output and loop compensation pin for Buck1. Connect a series resistor and capacitor to compensate the control loop of buck1 with peak current PWM mode.                                |  |
| SS1   | 22  | Soft-start and tracking input for Buck1. An internal 5-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground. |  |
| FB1   | 23  | Feedback Kelvin sensing pin for Buck1 output voltage. Connect this pin to Buck1 resistor divider.                                                                                                      |  |
| EN1   | 24  | Enable for Buck1. Float to enable. Can use this pin to adjust the input undervoltage lockout of Buck1 with a resistor divider.                                                                         |  |
| BST1  | 25  | Boot strapped supply to the high side floating gate driver in buck1. Connect a capacitor (recommend 47 nF) from BST1 pin to LX1 pin.                                                                   |  |
| LX1   | 26  | Switching node connection to the inductor and bootstrap capacitor for buck1. The voltage swing at this pin is from a diode voltage below the ground up to VIN1 voltage.                                |  |
| PGND1 | 27  | Power ground connection of buck1. Connect PGND1 pin as close as possible to the (–) terminal of VIN1 input ceramic capacitor.                                                                          |  |
| VIN1  | 28  | Input power supply for buck1. Connect VIN1 pin as close as possible to the (+) terminal of an input ceramic capacitor (suggest 10 µF).                                                                 |  |
| LEN1  | 29  | Enable for LDO1. Float to enable.                                                                                                                                                                      |  |
| LFB1  | 30  | Feedback Kelvin sensing pin for LDO1 output voltage. Connect this pin to LDO1 resistor divider.                                                                                                        |  |
| LOUT1 | 31  | LDO1 output. Connect LOUT1 pin as close as possible to the (+) terminal of an output ceramic capacitor (suggest 1 µF).                                                                                 |  |
| LVIN1 | 32  | Input power supply for LDO1. Connect LVIN1 pin as close as possible to the $(+)$ terminal of an input ceramic capacitor (suggest 1 $\mu$ F).                                                           |  |
| PAD   | _   | There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance.                                                         |  |



### 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (operating in a typical application circuit) (1)

|                |                                                                | MIN  | MAX | UNIT |
|----------------|----------------------------------------------------------------|------|-----|------|
|                | VIN1, VIN2, VIN3, LVIN1, LVIN2                                 | -0.3 | 20  |      |
|                | LX1, LX2, LX3 (Maximum withstand voltage transient <20 ns)     | -1.0 | 20  |      |
|                | BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | -0.3 | 7   |      |
| Voltage at     | MODE, LEN1, LEN2, EN1, EN2, EN3, PGOOD, V7V                    | -0.3 | 7   | V    |
|                | LOUT1, LOUT2                                                   | -0.3 | 7   |      |
|                | FB1, FB2, FB3, LFB1, LFB2, COMP1, SS1                          | -0.3 | 3.6 |      |
|                | AGND, PGND1, PGND2, PGND3                                      | -0.3 | 0.3 |      |
| T <sub>J</sub> | Operating junction temperature                                 | -40  | 125 | ô    |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 Handling Ratings

|                        |                           |                                                                               | MIN   | MAX  | UNIT |
|------------------------|---------------------------|-------------------------------------------------------------------------------|-------|------|------|
| T <sub>stg</sub>       | Storage temperature range |                                                                               | -55   | 150  | °C   |
| v (1)                  | Electrostatic             | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(2)</sup>   | -2000 | 2000 | \/   |
| V <sub>(ESD)</sub> (1) | discharge                 | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (3) | -500  | 500  | V    |

<sup>(1)</sup> Electrostatic discharge (ESD) to measure device sensitivity/immunity to damage caused by assembly line electrostatic discharges into the device.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                                                | MIN  | MAX | UNIT |
|----------------|----------------------------------------------------------------|------|-----|------|
|                | VIN1, VIN2, VIN3                                               | 4.5  | 18  |      |
|                | LX1, LX2, LX3 (maximum withstand voltage transient <20 ns)     | -0.8 | 18  |      |
| \              | BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | -0.1 | 6.8 | .,   |
| Voltage        | MODE, LEN1, LEN2, EN1, EN2, EN3, PGOOD, V7V                    | -0.1 | 6.3 | V    |
|                | FB1, FB2, FB3, LFB1, LFB2, COMP1, SS1                          | -0.1 | 3   |      |
|                | LOUT1, LOUT2, LVIN1, LVIN2                                     | -0.1 | 18  |      |
| T <sub>A</sub> | Operating ambient temperature                                  | -40  | 85  | °C   |
| $T_{J}$        | Operating junction temperature                                 | -40  | 125 | °C   |

<sup>(2)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as 1 kV may actually have higher performance.

<sup>(3)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as 250 V may actually have higher performance.



#### 7.4 Thermal Information

|                        | THERMAL METRIC <sup>(1)</sup>                               | TPS65262      | LINIT |
|------------------------|-------------------------------------------------------------|---------------|-------|
|                        | THERMAL METRIC**                                            | RHB (32 PINS) | UNIT  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance (2)                  | 32            |       |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 24.2          |       |
| $\theta_{JB}$          | Junction-to-board thermal resistance (4)                    | 6.4           | 9004  |
| ΨЈТ                    | Junction-to-top characterization parameter <sup>(5)</sup>   | 0.2           | °C/W  |
| ΨЈВ                    | Junction-to-board characterization parameter <sup>(6)</sup> | 6.4           |       |
| R <sub>0Jc(bot)</sub>  | Junction-to-case (bottom) thermal resistance (7)            | 1.3           |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



### 7.5 Electrical Characteristics

 $T_J = 25$ °C, VIN = 12 V,  $f_{SW} = 600$  kHz (unless otherwise noted)

|                             | PARAMETER                                    | TEST CONDITIONS                                                                                   | MIN   | TYP   | MAX   | UNIT |
|-----------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| INPUT SUPPLY V              | OLTAGE                                       |                                                                                                   |       |       | '     |      |
| VIN                         | Input voltage range                          |                                                                                                   | 4.5   |       | 18    | ٧    |
|                             |                                              | VIN rising                                                                                        | 4     | 4.25  | 4.5   | V    |
| UVLO                        | VIN undervoltage lockout                     | VIN falling                                                                                       | 3.5   | 3.75  | 4     | V    |
|                             |                                              | Hysteresis                                                                                        |       | 500   |       | mV   |
| IDD <sub>SDN</sub>          | Shutdown supply current                      | EN1 = EN2 = EN3 = MODE = LEN1 = LEN2 = 0 V                                                        |       | 12    |       | μA   |
| IDD <sub>Q_NSW</sub>        |                                              | EN1 = EN2 = EN3 = 5V, FB1 = FB2 = FB3 = 0.8 V,<br>LEN1 = LEN2 = 0 V                               |       | 790   |       | μΑ   |
| IDD <sub>Q_NSW1</sub>       | Input quiescent current without              | EN1 = 5 V, EN2 = EN3 = 0 V, FB1 = 0.8 V,<br>LEN1 = LEN2 = 0 V                                     |       | 340   |       | μΑ   |
| IDD <sub>Q_NSW2</sub>       | buck1/2/3 switching                          | EN2 = 5 V, EN1 = EN3 = 0V, FB2 = 0.8 V,<br>LEN1 = LEN2 = 0 V                                      |       | 370   |       | μΑ   |
| IDD <sub>Q_NSW3</sub>       |                                              | EN3 = 5 V, EN1 = EN2 = 0 V, FB3 = 0.8 V,<br>LEN1 = LEN2 = 0 V                                     |       | 370   |       | μΑ   |
| IDD <sub>Q_LDO1</sub>       |                                              | EN1 = EN2 = EN3 = LEN2 = 0 V, LFB1 = 0.8 V, LEN1 = 5 V                                            |       | 190   |       | μΑ   |
| IDD <sub>Q_LDO2</sub>       | LDO input quiescent current                  | EN1 = EN2 = EN3 = LEN1 = 0 V, LFB2 = 0.8 V, LEN2 = 5 V                                            |       | 190   |       | μA   |
| V <sub>7V</sub>             | V7V LDO output voltage                       | V7V load current = 0 A                                                                            | 6.0   | 6.3   | 6.6   | V    |
| I <sub>OCP_V7V</sub>        | V7V LDO current limit                        |                                                                                                   |       | 175   |       | mA   |
| FEEDBACK VOLT               | TAGE REFERENCE                               |                                                                                                   | I     |       | ļ.    |      |
| .,                          | - " · ·                                      | V <sub>COMP</sub> = 1.2 V, T <sub>J</sub> = 25°C                                                  | 0.595 | 0.6   | 0.605 | V    |
| $V_{FB}$                    | Feedback voltage                             | V <sub>COMP</sub> = 1.2 V, T <sub>J</sub> = -40°C to 125°C                                        | 0.594 | 0.6   | 0.606 | V    |
| V <sub>LINEREG_Buck</sub>   | Line regulation-DC <sup>(1)</sup>            | I <sub>OUT1</sub> = 1.5 A, I <sub>OUT2</sub> = 1 A,<br>I <sub>OUT3</sub> = 1 A, 5 V < VINx < 18 V |       | 0.002 |       | %/V  |
| V <sub>LOADREG Buck</sub>   | Load regulation-DC <sup>(1)</sup>            | V <sub>IN</sub> = 12 V, I <sub>OUTx</sub> = (10-100%) × I <sub>OUTx max</sub>                     |       | 0.02  |       | %/A  |
| BUCK1, BUCK2, I             | вискз                                        |                                                                                                   |       |       | ,     |      |
| V <sub>ENXH</sub>           | EN1/2/3 high level input voltage             |                                                                                                   |       | 1.2   | 1.26  | V    |
| V <sub>ENXL</sub>           | EN1/2/3 low level input voltage              |                                                                                                   | 1.1   | 1.15  |       | V    |
| I <sub>ENX</sub>            | EN1/2/3 pull-up current                      | ENx = 1 V                                                                                         |       | 3.6   |       | μA   |
| I <sub>ENX</sub>            | EN1/2/3 pull-up current                      | ENx = 1.5 V                                                                                       |       | 6.6   |       | μA   |
| I <sub>ENhys</sub>          | Hysteresis current                           |                                                                                                   |       | 3     |       | μΑ   |
| I <sub>SS1</sub>            | Buck1 soft start charging current            |                                                                                                   | 4.3   | 5     | 6     | μA   |
| T <sub>SS2/3</sub>          | Buck2/3 soft start time                      |                                                                                                   |       | 1     |       | ms   |
| T <sub>ON_MIN</sub>         | Minimum on time                              |                                                                                                   |       | 80    | 100   | ns   |
| G <sub>m_EA1/2/3</sub>      | Error amplifier trans-conductance            | -2 μA < I <sub>COMPX</sub> < 2 μA                                                                 |       | 300   |       | μS   |
| G <sub>m_PS1/2/3</sub>      | COMP voltage to inductor current $G_m^{(1)}$ | I <sub>LX</sub> = 0.5 A                                                                           |       | 7.4   |       | A/V  |
| I <sub>LIMIT1</sub>         | Buck1 peak inductor current limit            |                                                                                                   | 4.4   | 5.1   | 6.06  | Α    |
| I <sub>LIMITSOURCE1</sub>   | Buck1 low side source current limit          |                                                                                                   |       | 4.4   |       | Α    |
| I <sub>LIMITS1</sub>        | Buck1 low side sink current limit            |                                                                                                   |       | 1.3   |       | Α    |
| I <sub>LIMIT2/3</sub>       | Buck2/3 peak inductor current limit          |                                                                                                   | 1.8   | 2.4   | 3     | Α    |
| I <sub>LIMITSOURCE2/3</sub> | Buck2/3 low side source current limit        |                                                                                                   |       | 1.75  |       | Α    |
| I <sub>LIMITS2/3</sub>      | Buck2/3 low side sink current limit          |                                                                                                   |       | 1     |       | Α    |
| T <sub>Hiccup_wait</sub>    | OC wait time <sup>(1)</sup>                  |                                                                                                   |       | 0.5   |       | ms   |
| T <sub>Hiccup_re</sub>      | Hiccup time before re-start <sup>(1)</sup>   |                                                                                                   |       | 14    |       | ms   |
| Rdson_HS1                   | Buck1 High-side switch resistance            | VIN1 = 12 V                                                                                       |       | 100   |       | mΩ   |
| Rdson_LS1                   | Buck1 low-side switch resistance             | VIN1 = 12 V                                                                                       |       | 65    |       | mΩ   |
| Rdson_HS2                   | Buck2 High-side switch resistance            | VIN1 = 12 V                                                                                       |       | 195   |       | mΩ   |
| Rdson_LS2                   | Buck2 low-side switch resistance             | VIN1 = 12 V                                                                                       |       | 145   |       | mΩ   |
| Rdson_HS3                   | Buck3 High-side switch resistance            | VIN1 = 12 V                                                                                       |       | 195   |       | mΩ   |
| Rdson_LS3                   | Buck3 low-side switch resistance             | VIN1 = 12 V                                                                                       |       | 145   |       | mΩ   |

<sup>(1)</sup> Lab validation result.

Submit Documentation Feedback

# TEXAS INSTRUMENTS

# **Electrical Characteristics (continued)**

 $T_J = 25$ °C, VIN = 12 V,  $f_{SW} = 600$  kHz (unless otherwise noted)

|                              | PARAMETER                             | TEST CONDITIONS                                                                    | MIN   | TYP    | MAX   | UNIT      |
|------------------------------|---------------------------------------|------------------------------------------------------------------------------------|-------|--------|-------|-----------|
| POWER GOOD, M                | ODE, POWER SEQUENCE                   |                                                                                    |       |        |       |           |
|                              |                                       | FBx undervoltage falling                                                           |       | 92.5%  |       |           |
|                              | Feedback voltage threshold            | FBx undervoltage rising                                                            |       | 95%    |       |           |
| $V_{th\_PG}$                 |                                       | FBx overvoltage rising                                                             |       | 107.5% |       | $V_{REF}$ |
|                              |                                       | FBx overvoltage falling                                                            |       | 105%   |       |           |
| T <sub>DEGLITCH(PG)_F</sub>  | PGOOD falling edge deglitch time      |                                                                                    |       | 0.19   |       | ms        |
| T <sub>RDEGLITCH(PG)_R</sub> | PGOOD rising edge deglitch time       |                                                                                    |       | 1      |       | ms        |
| I <sub>PG</sub>              | PGOOD pin leakage                     |                                                                                    |       |        | 0.05  | μA        |
| V <sub>LOW_PG</sub>          | PGOOD pin low voltage                 | I <sub>SINK</sub> = 1 mA                                                           |       |        | 0.4   | V         |
| V <sub>MODEH</sub>           | MODE high level input voltage         | - OINK                                                                             |       | 1.2    | 1.26  | V         |
| V <sub>MODEL</sub>           | MODE low level input voltage          |                                                                                    | 1.1   | 1.15   |       | V         |
| I <sub>MODE</sub>            | MODE pull-up current                  | MODE = 1 V                                                                         |       | 3.6    |       | μA        |
|                              | MODE pull-up current                  | MODE = 1.5 V                                                                       |       | 6.6    |       | μA        |
| IMODE                        | Delay time between bucks at           |                                                                                    |       |        |       | μπ        |
| T <sub>psdelay</sub>         | automatic power sequencing mode (2)   | MODE = 1.5 V                                                                       |       | 1.7    |       | ms        |
| LDO1 AND LDO2                |                                       |                                                                                    |       |        |       |           |
| $V_{LENXH}$                  | LEN1, LEN2 high-level input voltage   |                                                                                    |       | 1.2    | 1.26  | V         |
| $V_{LENXL}$                  | LEN1, LEN2 low-level input voltage    |                                                                                    | 1.1   | 1.15   |       | V         |
|                              | LENA LENO II                          | LENx = 1 V                                                                         |       | 3.6    |       |           |
| I <sub>LENX</sub>            | LEN1, LEN2 pullup current             | LENx = 1.5 V                                                                       |       | 6.6    |       | μA        |
| VIN <sub>LDO1</sub>          | LDO input voltage range               |                                                                                    | 1.3   |        | 18    | V         |
| VOUT <sub>LDO1</sub>         | LDO output voltage range              | load current = 200 mA, V <sub>IN</sub> = 12 V                                      | 1     |        | 5.5   | V         |
| V <sub>LDOFB1</sub>          | LDO voltage reference                 | load current = 10 mA, V <sub>IN</sub> = 12 V                                       | 0.594 | 0.6    | 0.606 | ٧         |
| I <sub>max_LDO1</sub>        | LDO current limit                     | -                                                                                  | 240   | 330    |       | mA        |
|                              |                                       | I <sub>OUT</sub> = 20 mA                                                           |       | 12     |       | mV        |
| V <sub>dropout1</sub>        | LDO drop out voltage                  | I <sub>OUT</sub> = 200 mA                                                          |       | 120    |       | mV        |
| V <sub>LINEREG_LDO1</sub>    | LDO line regulation-DC <sup>(2)</sup> | V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 10 mA, LVIN1 changes from 2 to 18 V   |       | 0.002  |       | %/V       |
| V <sub>LOADREG LDO1</sub>    | LDO load regulation-DC (2)            | I <sub>OUT</sub> = 1mA to 200mA                                                    |       | 0.02   |       | %/A       |
| PSRR <sub>LDO1</sub>         | Ripple rejection <sup>(2)</sup>       | Vin_LDO1 = 12 V, V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 10 mA,<br>f = 10 kHz |       | 56     |       | dB        |
| VIN <sub>LDO2</sub>          | LDO input voltage range               |                                                                                    | 1.3   |        | 18    | V         |
| VOUT <sub>LDO2</sub>         | LDO output voltage range              | load current = 100 mA, V <sub>IN</sub> = 12 V                                      | 1     |        | 5.5   | V         |
| V <sub>LDOFB2</sub>          | LDO voltage reference                 | load current = 10 mA, V <sub>IN</sub> = 12 V                                       | 0.594 | 0.6    | 0.606 | V         |
| I <sub>max_LDO2</sub>        | LDO current limit                     | -                                                                                  | 120   | 180    |       | mA        |
|                              |                                       | I <sub>OUT</sub> = 10 mA                                                           |       | 12     |       | mV        |
| V <sub>dropout2</sub>        | LDO drop out voltage                  | I <sub>OUT</sub> = 100 mA                                                          |       | 120    |       | mV        |
| V <sub>LINEREG_LDO2</sub>    | LDO line regulation-DC <sup>(2)</sup> | V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 10 mA, LVIN1 changes from 2 to 18 V   |       | 0.002  |       | %/V       |
| V <sub>LOADREG LDO2</sub>    | LDO load regulation-DC <sup>(2)</sup> | I <sub>OUT</sub> = 1 to 100 mA, V <sub>IN</sub> = 12 V                             |       | 0.02   |       | %/A       |
| PSRR <sub>LDO2</sub>         | Ripple rejection <sup>(2)</sup>       | Vin_LDO2 = 12 V, V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 10 mA,<br>f = 10 kHz |       | 56     |       | dB        |
| OSCILLATOR                   |                                       | 1-                                                                                 | 1     |        |       |           |
| $f_{\sf SW}$                 | Switching frequency                   |                                                                                    | 570   | 600    | 630   | kHz       |
| THERMAL PROTE                | . , ,                                 | J.                                                                                 | 1 2.3 |        |       |           |
| T <sub>TRIP_OTP</sub>        |                                       | Temperature rising                                                                 | 160   |        | I     |           |
| T <sub>HYST_OTP</sub>        | Thermal protection trip point (2)     | Hysteresis                                                                         |       | 20     |       | °C        |
| 'HYSI_UIP                    |                                       | 11701010010                                                                        | 1     | 20     |       |           |

(2) Lab validation result.



### 7.6 Typical Characteristics

 $T_A = 25$ °C, VIN = 12 V, VOUT1 = 1.2 V, VOUT2 = 1.8 V, VOUT3 = 3.3 V,  $f_{SW} = 600$  kHz (unless otherwise noted)



Copyright © 2014, Texas Instruments Incorporated

Submit Documentation Feedback



**Typical Characteristics (continued)**  $T_A = 25$ °C, VIN = 12 V, VOUT1 = 1.2 V, VOUT2 = 1.8 V, VOUT3 = 3.3 V,  $f_{SW} = 600$  kHz (unless otherwise noted) 1.808 3.320 1.806 3.315 1.804 3.310 Output Voltage - V Output Voltage - V 1.802 3.305 1.800 3.300 1.798 3.295 3.290 1.796 IOUT 0.1 A IOUT 0.1 A 3.285 1.794 IOUT 0.5 A IOUT 0.5 A IOUT 1 A IOUT 1 A 1.792 3.280 8 6 6 10 12 14 16 18 8 10 12 14 16 18 Input Voltage - V Input Voltage - V Figure 7. Buck2, Line Regulation Figure 8. Buck3, Line Regulation 1.808 1.808 1.806 1.806 1.804 1.804 Output Voltage - V 1.802 1.802 1.800 1.800 1.798 1.798 1.796 1.796 VIN 3.3 V VIN 3.3 V 1.794 VIN 5 V 1.794 VIN 5 V VIN 12 V VIN 12 V 1.792 1.792 0.04 0.08 0.12 0.16 0.20 0.02 0.04 0.06 0.08 0.00 0.00 0.10 Output Load - A Output Load - A Figure 9. LDO1, Load Regulation Figure 10. LDO2, Load Regulation 1.808 1.808 **IOUT 0.02 A** IOUT 0.01 A IOUT 0.1 A IOUT 0.05 A 1.806 1.806 IOUT 0.2 A IOUT 0.1 A 1.804 1.804 1.802 1.802 1.800 1.800





Figure 11. LDO1, Line Regulation Figure 12. LDO2, Line Regulation



### **Typical Characteristics (continued)**

 $T_A = 25^{\circ}C$ , VIN = 12 V, VOUT1 = 1.2 V, VOUT2 = 1.8 V, VOUT3 = 3.3 V,  $f_{SW} = 600$  kHz (unless otherwise noted)





Figure 13. Voltage Reference vs Temperature







Figure 15. Shutdown Quiescent Current vs Temperature

Figure 16. EN Pin Pullup Current vs Temperature, EN = 1 V





Figure 17. EN Pin Pullup Current vs Temperature, EN = 1.5 V

Figure 18. EN Pin Threshold Rising vs Temperature



### **Typical Characteristics (continued)**

 $T_A = 25$ °C, VIN = 12 V, VOUT1 = 1.2 V, VOUT2 = 1.8 V, VOUT3 = 3.3 V,  $f_{SW} = 600$  kHz (unless otherwise noted)





Figure 19. EN Pin Threshold Falling vs Temperature







Figure 21. Buck1 High-Side Current Limit vs Temperature

Figure 22. Buck2, 3 High-Side Current Limit vs Temperature

Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



### 8 Detailed Description

#### 8.1 Overview

The TPS65262 is a monolithic triple synchronous step-down (buck) converter with 3A/1A/1A output currents. A wide 4.5- to 18-V input supply voltage range encompasses most intermediate bus voltages operating off 5-, 9-, 12-, or 15-V power bus. The feedback voltage reference for each buck is 0.6V. Each buck is independent with dedicated enable, soft-start and loop compensation.

The TPS65262 implements a constant frequency, peak current mode control that simplifies external loop compensation. The switching frequency is fixed 600 kHz. The switching clock of buck1 is 180° out-of-phase operation from the clocks of buck2 and buck3 channels to reduce input current ripple, input capacitor size and power supply induced noise.

The TPS65262 has been designed for safe monotonic startup into pre-biased loads. The default start up is when VIN is typically 4.5 V. The ENx pin also can be used to adjust the input voltage under voltage lockout (UVLO) with an external resistor divider. In addition, the ENx pin has an internal 3.6uA current source, so the EN pin can be floating for automatically powering up the converters.

The TPS65262 reduces the external component count by integrating the bootstrap circuit. The bias voltage for the integrated high-side MOSFET is supplied by a capacitor between the BST and LX pins. A UVLO circuit monitors the bootstrap capacitor voltage VBST-VLX in each buck. When VBST-VLX voltage drops to the threshold, LX pin is pulled low to recharge the bootstrap capacitor. The TPS65262 can operate at 100% duty cycle as long as the bootstrap capacitor voltage is higher than the BOOT-LX UVLO threshold which is typically 2.1 V.

The TPS65262 features a PGOOD pin to supervise each output voltage of buck converters. The TPS65262 has power good comparators with hysteresis, which monitor the output voltages through feedback voltages. When all bucks are in regulation range and power sequence is done, PGOOD is asserted to high.

The SS (soft start/tracking) pin is used to minimize inrush currents during power up. A small value capacitor or resistor divider is coupled to the pin for soft start or voltage tracking.

At light loading, TPS65262 will automatically operate in pulse skipping mode (PSM) to save power.

The TPS65262 integrates low drop-out voltage linear regulators (LDO) with input voltage from 1.3 to 18 V, independent enable and adjustable outputs, up to 200 mA for LDO1 and 100 mA for LDO2 continuous output current.

The TPS65262 is protected from overload and over temperature fault conditions. The converter minimizes excessive output overvoltage transients by taking advantage of the power good comparator. When the output is over, the high-side MOSFET is turned off until the internal feedback voltage is lower than 105% of the 0.6V reference voltage. The TPS65262 implements both high-side MOSFET overload protection and bidirectional low-side MOSFET overload protections to avoid inductor current runaway. If the over current condition has lasted for more than the OC wait time (0.5ms), the converter will shut down and re-start after the hiccup time (14ms). The TPS65262 shuts down if the junction temperature is higher than thermal shutdown trip point 160°C. When the junction temperature drops 20°C (typical) below the thermal shutdown trip point, the TPS65262 will be restarted under control of the soft start circuit automatically.

The TPS65262 is available in a 32-lead thermally enhanced VQFN (RHB) package.

#### 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 Adjusting the Output Voltage

The output voltage of each buck is set with a resistor divider from the output of buck to the FB pin. TI recommends to use 1% tolerance or better divider resistors.



Figure 23. Voltage Divider Circuit

$$R_2 = R_1 \times \frac{0.6}{V_{out} - 0.6} \tag{1}$$

To improve efficiency at light loads consider using larger value resistors. If the values are too high, the regulator is more sensitive to noise. The recommended resistor values are shown in Table 1.



| Table 1. Output Resistor Divider Selection |
|--------------------------------------------|
|--------------------------------------------|

| OUTPUT VOLTAGE<br>(V) | R1<br>(kΩ) | R2<br>(kΩ) |
|-----------------------|------------|------------|
| 1                     | 10         | 15         |
| 1.2                   | 10         | 10         |
| 1.5                   | 15         | 10         |
| 1.8                   | 20         | 10         |
| 2.5                   | 31.6       | 10         |
| 3.3                   | 45.3       | 10         |
| 3.3                   | 22.6       | 4.99       |
| 5                     | 73.2       | 10         |
| 5                     | 36.5       | 4.99       |

#### 8.3.2 Enable and Adjusting Undervoltage Lockout

The EN1/2/3 pin provides electrical on/off control of the device. Once the EN1/2/3 pin voltage exceeds the threshold voltage, the device starts operation. If each ENx pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low Iq state.

The EN pin has an internal pull-up current source, allowing the user to float the EN pin for enabling the device. If an application requires controlling the EN pin, use open drain or open collector output logic to interface with the pin.

The device implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 500mV. If an application requires a higher UVLO threshold on the VIN pin, then the ENx pin can be configured as shown in Figure 24. When using the external UVLO function it is recommended to set the hysteresis to be greater than 500mV.

The EN pin has a small pull-up current  $I_p$  which sets the default state of the pin to enable when no external components are connected. The pull-up current is also used to control the voltage hysteresis for the UVLO function since it increases by  $I_h$  once the EN pin crosses the enable threshold. The UVLO thresholds can be calculated using Equation 2 and Equation 3.

$$R_{1} = \frac{V_{START} \left( \frac{V_{ENFALLING}}{V_{ENRISING}} \right) - V_{STOP}}{I_{P} \left( 1 - \frac{V_{ENFALLING}}{V_{ENRISING}} \right) + I_{h}}$$
(2)

$$R_2 = \frac{R_1 \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R_1 (I_h + I_p)}$$

where

- I<sub>h</sub>= 3 μA
- $I_p = 3.6 \, \mu A$
- V<sub>ENRISING</sub>= 1.2 V

• V<sub>ENFALLING</sub>= 1.15 V





Figure 24. Adjustable VIN Undervoltage Lockout

#### 8.3.3 Soft-Start Time

The voltage on the SS1 pin controls the start-up of buck1 output. When the voltage on the SS1 pin is less than the internal 0.6-V reference, The TPS65262 regulates the internal feedback voltage to the voltage on the SS1 pin instead of 0.6V, allowing VOUT to rise smoothly from 0V to its regulated voltage without inrush current. The device has an internal pull-up current source of  $5\mu\text{A}$  (typical) that charges an external soft-start capacitor to provide a linear ramping voltage at SS1 pin.

Buck1's soft-start time can be calculated approximately by Equation 4.

Buck2 and Buck3 have fixed 1-ms soft start time.

$$Tss(ms) = Css(nF) \times \left(\frac{0.6V}{5\mu A}\right)$$
 (4)

#### 8.3.4 Power-Up Sequencing

TPS65262 features a comprehensive sequencing circuit for the three bucks. If MODE pin driving to high, three buck start up and shutdown in sequences according to different Buck enable pin setup. If MODE pin ties low to ground, three buck on/off were separately controlled by three enable pins.

#### 8.3.4.1 External Power Sequencing

The TPS65262 has dedicated enable pin for each converter. The converter enable pins are biased by a current source that allows for easy sequencing by the addition of an external capacitor. Disabling the converter with an active pull-down transistor on the ENx pin allows for a predictable power-down timing operation. Figure 25 shows the timing diagram of a typical buck power-up sequence with connecting a capacitor at ENx pin.

A typical 1.4-µA current is charging ENx pin from input supply. When ENx pin voltage rise to typical 0.4 V, the internal V7V LDO turns on. A 3.6-µA pullup current is sourcing ENx. After ENx pin voltage reaches to 1.2 V typical, 3-µA hysteresis current sources to the pin to improve noise sensitivity. If all output voltages are in the regulation, PGOOD is asserted after PGOOD deglitch time.





Figure 25. Startup Power Sequence

#### 8.3.4.2 Automatic Power Sequencing

The TPS65262 starts with a predefined power-up and power-down sequence when VQFN pin driven to high. As shown in Table 2, the sequence is dictated by the different combinations of EN1 and EN2 status. EN3 is used to start/stop the converters. Buck2 and buck3 are identical converters and can be swapped in the system operation to allow for additional sequencing stages. Figure 26 shows the power sequencing when EN1 and EN2 are pulled up high.

**Table 2. Power Sequencing** 

|                                  | VQFN | EN1                            | EN2                            | EN3                         | Start Sequencing  | Shutdown<br>Sequencing |  |
|----------------------------------|------|--------------------------------|--------------------------------|-----------------------------|-------------------|------------------------|--|
|                                  | High | High                           | High                           | Used to start/stop          | Buck1→buck2→buck3 | Buck3→buck2→buck1      |  |
| Automatic Power                  | High | Low                            | High                           | bucks in                    | Buck2→buck1→buck3 | Buck3→buck1→buck2      |  |
| Sequencing                       | High | High                           | Low                            | sequence                    | Buck2→buck3→buck1 | Buck1→buck3→buck2      |  |
|                                  | High | Low                            | Low                            | Reserved                    | Reserved          | Reserved               |  |
| Externally controlled sequencing | Low  | Used to<br>start/stop<br>buck1 | Used to<br>start/stop<br>buck2 | Used to start/stop<br>buck3 | x                 | х                      |  |





Figure 26. Automatic Power Sequencing

#### 8.3.5 V7V Low Dropout Regulator and Bootstrap

Power for the high-side and low-side MOSFET drivers and most other internal circuitry is derived from the V7V pin. The internal built-in low dropout linear regulator (LDO) supplies 6.3~V (typical) from VIN to V7V. A  $1-\mu F$  ceramic capacitor should be connected from V7V pin to power ground.

If the input voltage, VIN decreases to UVLO threshold voltage, the UVLO comparator detects V7V pin voltage and forces the converter off.

Each high-side MOSFET driver is biased from the floating bootstrap capacitor, CB, shown in Figure 27, which is normally recharged during each cycle through an internal low-side MOSFET or the body diode of low-side MOSFET when the high-side MOSFET turns off. The boot capacitor is charged when the BST pin voltage is less than VIN and BST-LX voltage is below regulation. The recommended value of this ceramic capacitor is 47 nF. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10V or higher is recommended because of the stable characteristics over temperature and voltage. Each low-side MOSFET driver is powered from V7V pin directly.

To improve drop out, the device is designed to operate at 100% duty cycle as long as the BST to LX pin voltage is greater than the BST-LX UVLO threshold, which is typically 2.1 V. When the voltage between BST and LX drops below the BST-LX UVLO threshold, the high-side MOSFET is turned off and the low-side MOSFET is turned on allowing the boot capacitor to be recharged.

Submit Documentation Feedback





Figure 27. V7V Linear Dropout Regulator and Bootstrap Voltage Diagram

#### 8.3.6 Out of Phase Operation

To reduce input ripple current, the switch clock of buck1 is 180° out-of-phase from the clock of buck2 and buck3. This enables the system having less input current ripple to reduce input capacitors' size, cost, and EMI.

### 8.3.7 Output Overvoltage Protection (OVP)

The device incorporates an output overvoltage protection (OVP) circuit to minimize output voltage overshoot. When the output is overloaded, the error amplifier compares the actual output voltage to the internal reference voltage. If the FB pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier demands maximum output current. Once the condition is removed, the regulator output rises and the error amplifier output transitions to the steady state voltage. In some applications with small output capacitance, the load can respond faster than the error amplifier. This leads to the possibility of an output overshoot. Each buck compares the FB pin voltage to the OVP threshold. If the FB pin voltage is greater than the OVP threshold, the high-side MOSFET is turned off preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops lower than the OVP threshold, the high-side MOSFET turns on at the next clock cycle.

#### 8.3.8 PSM

The TPS65262 can enter high-efficiency PSM operation at light load current.

When a controller is enabled for PSM operation, the peak inductor current is sensed and compared with 230-mA current typically. Since the integrated current comparator catches the peak inductor current only, the average load current entering PSM varies with the applications and external output filters. In PSM, the sensed peak inductor current is clamped at 230 mA.



When a controller operates in PSM, the inductor current is not allowed to reverse. The reverse current comparator turns off the low-side MOSFET when the inductor current reaches zero, preventing it from reversing and going negative.

Due to the delay in the circuit and current comparator tdly (typical 50 ns at Vin = 12 V), the real peak inductor current threshold to turn off high-side power MOSFET could shift higher depending on inductor inductance and input/output voltages. The threshold of peak inductor current to turn off high-side power MOSFET can be calculated by Equation 5.

$$IL_{PEAK} = 230mA + \frac{vin - vout}{L} \times tdly$$
(5)

Once the charge accumulated on Vout capacitor is more than loading need, COMP pin voltage drops to low voltage driven by error amplifier. There is an internal comparator at COMP pin. If comp voltage is lower than 0.35V, power stage stops switching to save power.



Figure 28. PSM Current Comparator

#### 8.3.9 Slope Compensation

In order to prevent the sub-harmonic oscillations when the device operates at duty cycles greater than 50%, the device adds built-in slope compensation, which is a compensating ramp to the switch current signal.

#### 8.3.10 Overcurrent Protection

The device is protected from over current conditions by cycle-by-cycle current limiting on both the high-side MOSFET and the low-side MOSFET.

#### 8.3.10.1 High-Side MOSFET Overcurrent Protection

The device implements current mode control which uses the COMP pin voltage to control the turn off of the high-side MOSFET and the turn on of the low-side MOSFET on a cycle by cycle basis. Each cycle the switch current and the current reference generated by the COMP pin voltage are compared. When the peak switch current intersects the current reference, the high-side switch is turned off.

### 8.3.10.2 Low-Side MOSFET Overcurrent Protection

While the low-side MOSFET is turned on, its conduction current is monitored by the internal circuitry. During normal operation the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current limit. If the low-side sourcing current is exceeded, the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side current is below the low-side sourcing current limit at the start of a cycle.

The low-side MOSFET may also sink current from the load. If the low-side sinking current limit is exceeded, the low-side MOSFET is turned off immediately for the rest of that clock cycle. In this scenario both MOSFETs are off until the start of the next cycle.



Furthermore, if an output overload condition (as measured by the COMP pin voltage) has lasted for more than the hiccup wait time which is programmed for 0.5 ms shown in Figure 29, the device will shut down itself and restart after the hiccup time 14ms. The hiccup mode helps to reduce the device power dissipation under severe overcurrent condition.



Figure 29. Overcurrent Protection

#### 8.3.11 Power Good

The PGOOD pin is an open drain output. Once feedback voltage of each buck is between 95% (rising) and 105% (falling) of the internal voltage reference, the PGOOD pin pull-down is de-asserted and the pin floats. It is recommended to use a pull-up resistor between the values of 10 and 100 k $\Omega$  to a voltage source that is 5.5 V or less. The PGOOD is in a defined state once the VIN input voltage is greater than 1 V, but with reduced current sinking capability. The PGOOD achieves full current sinking capability once the VIN input voltage is above UVLO threshold, which is 4.25 V.

The PGOOD pin is pulled low when any feedback voltage of buck is lower than 92.5% (falling) or greater than 107.5% (rising) of the nominal internal reference voltage. Also, the PGOOD is pulled low, if the input voltage is under-voltage locked up, thermal shutdown is asserted, the EN pin is pulled low or the converter is in a soft-start period.

#### 8.3.12 Thermal Shutdown

The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 160°C typically. The device reinitiates the power up sequence when the junction temperature drops below 140°C typically.

**Table 3. Related Parts** 

| PART NUMBER | DESCRIPTION                                                          | COMMENTS                                                                                                                                                                              |
|-------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS65261    | 4.5- to 18-V, triple buck with input voltage power failure indicator | Triple buck 3-A/2-A/2-A output current, features an open drain RESET signal to monitor power down, automatic power sequencing                                                         |
| TPS65263    | 4.5- to 18-V, triple buck with I <sup>2</sup> C interface            | Triple buck 3-A/2-A/2-A output current, I2C controlled dynamic voltage scaling (DVS)                                                                                                  |
| TPS65287    | 4.5- to 18-V, triple buck with power switch and push button control  | Triple buck 3-A/2-A/2-A output current, up to 2.1-A USB power with over current setting by external resistor, push button control for intelligent system power-on/power-off operation |
| TPS65288    | 4.5- to 18-V, triple buck with dual power switches                   | Triple buck 3-A/2-A/2-A output current, 2 USB power switches current limiting at typical 1.2 A (0.8/1.0/1.4/1.6/1.8/2.0/2.2 A available with manufacture trim options)                |



#### 8.4 Device Functional Modes

#### 8.4.1 Operation With $V_{IN} < 4.5 \text{ V}$ (Minimum $V_{IN}$ )

The device operates with input voltages above 4.5 V. The maximum UVLO voltage is 4.5 V and operates at input voltages above 4.5 V. The typical UVLO voltage is 4.25 V, and the device may operate at input voltages above that point. The device also may operate at lower input voltages; the minimum UVLO voltage is 4 V (rising) and 3.5 V (falling). At input voltages below the UVLO minimum voltage, the device does not operate.

#### 8.4.2 Operation With EN Control

The enable rising edge threshold voltage is 1.2 V typical and 1.26 V maximum. With EN held below that voltage, the device is disabled and switching is inhibited. The IC quiescent current is reduced in this state. When the input voltage is above the UVLO threshold and the EN voltage is increased above the rising edge threshold, the device becomes active. Switching is enabled, and the soft-start sequence is initiated. The device starts at the soft-start time determined by the external soft start capacitor as shown in Figure 31 to Figure 36.

#### 8.4.3 Operation at Light Loads

The device is designed to operate in high-efficiency PSM under light load conditions. Pulse skipping is initiated when the switch current falls to 0.23 A. During pulse skipping, the low-side FET is turned off. The switching node (LX) waveform takes on the characteristics of DCM operation and the apparent switching frequency decreases as shown in Figure 37, Figure 39, and Figure 41.



### 9 Application and Implementation

#### 9.1 Application Information

The device is triple-synchronous, step-down DC/DC converter with dual LDOs. The device is typically used to convert a higher DC voltage to lower DC voltages with continuous available output current of 3 A/1 A/1 A. The following design procedure can be used to select component values for the TPS65262. This section presents a simplified discussion of the design process.

### 9.2 Typical Application



### 9.2.1 Design Requirements

This example details the design of a triple-synchronous step-down converter. A few parameters must be known to start the design process. These parameters are typically determined at the system level. For this example, start with the following known parameters shown in Table 4.



**Table 4. Design Parameters** 

| PARAMETER                                       | VALUE                    |
|-------------------------------------------------|--------------------------|
| Vout1                                           | 1.2 V                    |
| lout1                                           | 3 A                      |
| Vout2                                           | 1.8 V                    |
| lout2                                           | 1 A                      |
| Vout3                                           | 3.3 V                    |
| lout3                                           | 1 A                      |
| Buck1 transient response 1-A load step          | ±5%                      |
| Buck2, buck3 transient response 0.5-A load step | ±5%                      |
| Input voltage                                   | 12 V normal, 4.5 to 18 V |
| Output voltage ripple                           | ±1%                      |
| Switching frequency                             | 600 kHz                  |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Output Inductor Selection

To calculate the value of the output inductor, use Equation 6. LIR is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, LIR is normally from 0.1 to 0.3 for the majority of applications.

$$L = \frac{V_{\text{inmax}} - V_{\text{out}}}{I_{\text{o}} \times \text{LIR}} \times \frac{V_{\text{out}}}{V_{\text{inmax}} \times f_{\text{sw}}}$$
(6)

For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS and peak inductor current can be found from Equation 8 and Equation 9.

$$I_{\text{ripple}} = \frac{V_{\text{inmax}} - V_{\text{out}}}{L} \times \frac{V_{\text{out}}}{V_{\text{inmax}} \times f_{\text{sw}}}$$
(7)

$$I_{Lrms} = \sqrt{I_{O}^{2} + \frac{\left(\frac{V_{out} \times (V_{inmax} - V_{out})}{V_{inmax} \times L \times f_{sw}}\right)^{2}}{12}}$$
(8)

$$I_{Lpeak} = I_{out} + \frac{I_{ripple}}{2}$$
 (9)

The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current.

### 9.2.2.2 Output Capacitor Selection

There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance needs to be selected based on the most stringent of these three criteria.



The desired response to a large change in the load current is the first criteria. The output capacitor needs to supply the load with current when the regulator cannot. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as a transition from no load to full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for 2 clock cycles while only allowing a tolerable amount of droop in the output voltage. Equation 10 shows the minimum output capacitance necessary to accomplish this.

$$C_{o} = \frac{2 \times \Delta I_{out}}{f_{sw} \times \Delta V_{out}}$$
(10)

Where  $\Delta$ lout is the change in output current,  $f_{sw}$  is the regulator's switching frequency and  $\Delta$ Vout is the allowable change in the output voltage.

Equation 11 calculates the minimum output capacitance needed to meet the output voltage ripple specification.

$$C_{o} > \frac{1}{8 \times f_{sw}} \times \frac{1}{\frac{V_{oripple}}{I_{oripple}}}$$

where

- $f_{sw}$  is the switching frequency
- V<sub>oripple</sub> is the maximum allowable output voltage ripple

Equation 12 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification.

$$R_{esr} < \frac{V_{oripple}}{I_{oripple}}$$
(12)

Additional capacitance de-ratings for aging, temperature and DC bias should be factored in which increases this minimum value. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the root mean square (RMS) value of the maximum ripple current. Equation 13 can be used to calculate the RMS ripple current the output capacitor needs to support.

$$I_{corms} = \frac{V_{out} \times (V_{inmax} - V_{out})}{\sqrt{12} \times V_{inmax} \times L \times f_{sw}}$$
(13)

#### 9.2.2.3 Input Capacitor Selection

The TPS65262 requires a high quality ceramic, type X5R or X7R, input decoupling capacitor of at least 10 µF of effective capacitance on the VIN input voltage pins. In some applications additional bulk capacitance may also be required for the VIN input. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of The TPS65262. The input ripple current can be calculated using Equation 14.

$$I_{inrms} = I_{out} \times \sqrt{\frac{V_{out}}{V_{inmin}} \times \frac{\left(V_{inmin} - V_{out}\right)}{V_{inmin}}}$$
(14)



The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 15.

$$\Delta V_{\text{in}} = \frac{I_{\text{outmax}} \times 0.25}{C_{\text{in}} \times f_{\text{sw}}}$$
(15)

#### 9.2.2.4 Loop Compensation

The TPS65262 incorporates a peak current mode control scheme. The error amplifier is a trans-conductance amplifier with a gain of 300  $\mu$ S. A typical type II compensation circuit adequately delivers a phase margin between 60° to 90°. C<sub>b</sub> adds a high-frequency pole to attenuate high frequency noise when needed. To calculate the external compensation components, follow the following steps.

- 1. Switching frequency  $f_{\rm sw}$  600 kHz is appropriate for application depending on L and C sizes, output ripple, EMI, and etc., also gives best trade-off between performance and cost.
- 2. Set up cross over frequency, fc, which is typically between 1/5 and 1/20 of  $f_{sw}$ .
- 3. R<sub>C</sub> can be determined by

$$R_{C} = \frac{2\pi \times fc \times Vo \times Co}{G_{m-EA} \times Vref \times G_{m-PS}}$$
(16)

Where  $G_{m\_EA}$  is the error amplifier gain (300  $\mu$ S),  $G_{m\_PS}$  is the power stage voltage to current conversion gain (7.4 A/V).

4. Calculate  $C_C$  by placing a compensation zero at or before the dominant pole  $\left(fp = \frac{1}{C_o \times R_L \times 2\pi}\right)$ .  $C_C = \frac{R_L \times Co}{R_C}$ (17)

5. Optional C<sub>b</sub> can be used to cancel the zero from the ESR associated with C<sub>O</sub>.

$$C_{b} = \frac{R_{ESR} \times Co}{R_{C}}$$
(18)



Figure 30. DC/DC Loop Compensation



### 9.2.3 Application Curves

 $T_A = 25$ °C, VIN = 12 V, VOUT1 = 1.2 V, VOUT2 = 1.8 V, VOUT3 = 3.3 V,  $f_{SW} = 600$  kHz (unless otherwise noted)







Product Folder Links: TPS65262

Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated





Copyright © 2014, Texas Instruments Incorporated Submit Documentation Feedback





Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated





Copyright © 2014, Texas Instruments Incorporated

Submit Documentation Feedback



 $T_A = 25$ °C, VIN = 12 V, VOUT1 = 1.2 V, VOUT2 = 1.8 V, VOUT3 = 3.3 V,  $f_{SW} = 600$  kHz (unless otherwise noted)



Figure 61. Thermal Signature of TPS65262EVM EVM Condition 4 Layers, 64 mm  $\times$  69 mm,  $T_A$  = 30.5°C



Operating at VIN = 12 V VOUT1 = 1.2 V/3 A VOUT3 = 3.3 V/1 A VOUT2 = 1.8 V/1 A

Figure 62. Thermal Signature of TPS65262EVM EVM Condition 4 Layers, 64 mm  $\times$  69 mm,  $T_A$  = 30.5°C

Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated

32



### 10 Power Supply Recommendations

A wide 4.5- to 18-V input supply voltage range encompasses the most intermediate bus voltage operating off 5-, 9-, 12-, or 15-V power bus. The converter, with constant frequency peak current mode, is designed to simplify its application while giving designers options to optimize the system according to targeted applications.

#### 11 Layout

#### 11.1 Layout Guidelines

The TPS65262 supports a 2-layer PCB layout, shown in Figure 63.

Layout is a critical portion of good power supply design. See Figure 63 for a PCB layout example. The top contains the main power traces for VIN, VOUT, and LX. Also on the top layer are connections for the remaining pins of the TPS65262 and a large top side area filled with ground. The top layer ground area should be connected to the bottom layer ground using vias at the input bypass capacitor, the output filter capacitor and directly under the TPS65262 device to provide a thermal path from the exposed thermal pad land to ground. The bottom layer acts as ground plane connecting analog ground and power ground.

For operation at full rated load, the top side ground area together with the bottom side ground plane must provide adequate heat dissipating area. There are several signals paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. To help eliminate these problems, the VIN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with X5R or X7R dielectric. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the VIN pins, and the ground connections. The VIN pin must also be bypassed to ground using a low ESR ceramic capacitor with X5R or X7R dielectric.

Since the LX connection is the switching node, the output inductor should be located close to the LX pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The output filter capacitor ground should use the same power ground trace as the VIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width. The small signal components should be grounded to the analog ground path.

The FB and COMP pins are sensitive to noise so the resistors and capacitors should be located as close as possible to the IC and routed with minimal lengths of trace. The additional external components can be placed approximately as shown.



### 11.2 Layout Example



- O 0.010-inch Diameter
  Thermal VIA to Ground Plane
- VIA to Ground Plane

Figure 63. PCB Layout

Submit Documentation Feedback



### 12 Device and Documentation Support

#### 12.1 Trademarks

All trademarks are the property of their respective owners.

#### 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGE OPTION ADDENDUM

25-Jan-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPS65262RHBR     | ACTIVE | VQFN         | RHB                | 32   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>65262         | Samples |
| TPS65262RHBT     | ACTIVE | VQFN         | RHB                | 32   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>65262         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

25-Jan-2015

| In no event shall TI's liabilit | ty arising out of such information | exceed the total purchase price | ce of the TI part(s) at issue in th | is document sold by TI to Cu | stomer on an annual basis. |
|---------------------------------|------------------------------------|---------------------------------|-------------------------------------|------------------------------|----------------------------|
|                                 |                                    |                                 |                                     |                              |                            |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Jan-2017

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til dilliononono aro momina |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS65262RHBR                  | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS65262RHBT                  | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 12-Jan-2017



#### \*All dimensions are nominal

| Device       | Package Type | ge Type Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-------------------------|----|------|-------------|------------|-------------|--|
| TPS65262RHBR | VQFN         | RHB                     | 32 | 3000 | 367.0       | 367.0      | 35.0        |  |
| TPS65262RHBT | VQFN         | RHB                     | 32 | 250  | 210.0       | 185.0      | 35.0        |  |

# RHB (S-PVQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RHB (S-PVQFN-N32)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters



# RHB (S-PVQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for any larger diameter vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.