# DMX250 – DMX/RDM Over Powerline Transceiver ### 1. Overview The DMX250 is a transceiver designed for DMX/RDM network communication over the Power line. The device operates at a speed of 250Kbit/s. It eliminates complex cabling and simplifies installation. The DMX512 messages over the power line are error protected and modulated using narrow-band frequency. Up to eight independent DMX/RDM networks can operate in parallel on the same power line using different frequencies. A QFN32 5x5 mm package provides a small PCB footprint A single capacitor couples the device to the DC power line. A simple high voltage interface (external) allows operation over AC power lines. # Main Features - DMX512/RDM Communication over DC power line - Up to eight DMX networks sharing the same powerline - 251 selectable carrier frequencies (5MHz to 30MHz). - Sleep mode for low power consumption - Built-in Modem, Error Correction & Synchronization ### **Main Benefits** - Eliminates complex DMX cables - Reduces weight and installation time - Robust to power line noises - Increase reliability - Allows flexible networks designs - Low-cost CMOS Implementation Figure 1 - DMX250 powerline networks sharing single powerline # **Table of Content** | 1. | OVERVIEW | 1 | |------|--------------------------------------------|----| | 2. | DESCRIPTION | 3 | | 2.1 | The DMX250 network | 3 | | 2.2 | DMX250 channel parameters | 3 | | 2.3 | Device architecture | 3 | | 2.4 | Pin configuration and function | 4 | | 2.5 | Implementation | 6 | | 3. | DMX250 OPERATION | 9 | | 3.1 | Interfacing with DMX/RDM Controller | 9 | | 3.2 | Interfacing to an existing DMX/RDM module | 10 | | 3.3 | DMX250 messages | 10 | | 3.4 | Carrier frequency settings | 11 | | 3.5 | DMX250 UUID | 13 | | 3.6 | DMX interface typical set-up and operation | 13 | | 3.7 | DMX Examples | 13 | | 4. | POWER OPERATION MODES | 14 | | 4.1 | Normal mode | 14 | | 4.2 | Standby mode | 14 | | 4.3 | Sleep modes (power-saving) | 14 | | 5. | DMX250 REGISTERS | 18 | | 5.1 | REG_1 - 'Device Control 1' (Address 0x01) | 18 | | 5.2 | REG_2 - 'Frequency Select' (Address 0x02) | 18 | | 5.3 | REG_3 - 'Sleep Control (Address 0x03) | 18 | | 5.4 | REG_59 – UUID[47:40] (Address 0x59) | | | 5.5 | REG_5A – UUID[39:32] (Address 0x5A) | 19 | | 5.6 | REG_5B – UUID[31:24] (Address 0x5B) | | | 5.7 | REG_5C – UUID[23:16] (Address 0x5C) | 19 | | 5.8 | REG_5D - UUID[15:8] (Address 0x5D) | 19 | | 5.9 | REG_5E – UUID[7:0] (Address 0x5E) | 19 | | 5.10 | DMX registers configuration (Command mode) | 19 | | 6. | SPECIFICATIONS | 21 | | 7. | DMX250 PCB LAYOUT RECOMMENDATION | 23 | | 8. | PACKAGE, MECHANICAL | 25 | | 8.1 | Mechanical Drawing | | | 8.2 | PCB drawing | | | 8.3 | Soldering profile | | | 9 | TEST ENVIRONMENT | 27 | # 2. Description ### 2.1 The DMX250 network The DMX250 operates as part of a powerline (DC-BUS) communication network consisting of multiple DMX250 devices. The DMX/RDM data is phase modulated by a sine wave at a user predefined carrier frequency with built-in error correction protection. All network topologies (e.g. Star, ring, line, tree, etc.) are applicable, as long as the RX signal level at RXI is above minimal RXI<sub>lev</sub> (see Table 16). Users may create multiple DMX250 networks operating over a single powerline, where each network communicates using a different carrier frequency (channel). ### 2.2 DMX250 channel parameters Carrier frequency: 251 selectable frequencies between 5MHz - 30MHz with 100 kHz spacing. Powerline bitrate: 250Kbit/s Powerline voltage: Any, with proper powerline coupling interfacing (see 2.5.6) Cable length: Depends on the powerline loads AC signal-attenuation (100m is practicable) Cable type: Any cable. ### 2.3 Device architecture Figure 2 depicts the DMX250 blocks. Figure 2 - DMX250 block diagram The DMX250 main building blocks: - Protocol handling Interprets the DMX512 & RDM protocols. - CODEC Encodes/decodes the data. - Modem Phase modulates and demodulates the data to and from the DC-BUS powerline. - Sleep Ensures low power consumption during Sleep mode. # 2.4 Pin configuration and function ### 2.4.1 Pinout diagram Figure 3 - DMX250 pinout diagram in QFN32 5x5mm package ### 2.4.2 Signals and Pinout description Table 1 - Pinout description | | | | | i - Fillout description | | |-----------|-------|----------------|----------|----------------------------------------------------------------|--| | | | | Internal | | | | Name | Pin # | Pin type | PU/PD | Description | | | | | Output | | Digital data output signal. Outputs the received data from the | | | HDO | 7 | 12mA | | powerline or from internal registers to the DMX-controller. | | | | | | | Digital data input signal. Transfers data from the DMX- | | | HDI | 8 | Digital input | PU | controller to the powerline or the internal registers. | | | | | | | Data / command input, enables read and write from/to | | | HDC | 6 | Digital input | PU | DMX250 control registers (see section 5.10) | | | TEST | 1 | Digital Input | PD | Should be connected to GND. | | | NRESET | 2 | Digital Input | PU | Reset, active low. | | | | | | | Sleep mode control input (see section 4.3). | | | NSLEEP | 17 | Digital Input | | Should be pull-up to 3.3V when not in use. | | | FREQ_SEL4 | 9 | | | | | | FREQ_SEL3 | 10 | | | | | | FREQ_SEL2 | 11 | | | | | | FREQ_SEL1 | 12 | Digital Input | | Carrier Frequency selection inputs. | | | FREQ_SEL0 | 13 | | | See Table 7. | | | NC | 15 | | | Should be left floated. | | | | | Digital Output | | When high, DMX250 is in Normal mode | | | INH | 18 | 8mA | | When low, DMX250 is in Sleep mode | | | | | Output | | TX ON output - High when transmission onto the powerline | | | TXON | 16 | 12mA | | is active. | | | | | | Internal | | | | | | |---------|-------|----------------|----------|-----------|----------------------|------------------|---------------------------|-----| | Name | Pin # | Pin type | PU/PD | | | Description | 1 | | | | | | | Powerlin | ne Transmit si | gnal out | | | | | | | | TXON | REG_1[3] | TX level | Impedance [Ω] | | | | | | | State | 101 | [V-p-p] | 101 | | | | | | | High | '0'<br>'1' (Default) | 2 | 18 1 | | | | | | | Low | 1 (Delault) | High Z | 5.3k <sup>2</sup> | | | | | Analog Output | | | utput impeda | _ | 0.0% | | | TXO | 23 | Max 66 mA | | | • | renced to VRE | F | | | RXI | 24 | Analog Input | | | ie receive Inpu | | | | | | | | | Analog o | out reference | VCC/2 for filte | ering capacitor. Place 1 | uF | | | | | | betweer | VREF to AGN | D. The VREF is | s used as a virtual grour | nd | | VREF | 21 | Analog Output | | for the e | xternal analog | g circuitry. | | | | | | Analog, | | | | | | | | FILTERI | 19 | Bi-directional | | External | filter I/O | | | | | | | Analog, | | | | | | | | FILTERO | 20 | Bi-directional | | External | filter I/O | | | | | OSCO | 32 | Analog output | | 16MHz ( | Crystal Output | | | | | OSCI | 31 | Analog Input | | 16MHz ( | Crystal Input | | | | | | | | | External | inductor L1 | (pin capacita | nce should be maxim | nal | | L1 | 27 | Analog Input | | 1pF), see | 2.5.4. | | | | | L2 | 26 | Analog Input | | External | inductors L2 ( | optional), see | 2.5.4. | | | AVCC | 25 | Power | | Analog 3 | .3V supply | | | | | AGND | 22,28 | Power | | Analog g | round | | | | | | | | | 1.8V cor | e supply outp | out for filterin | ng capacitor. Place 4.70 | uF | | VCAP | 3 | Power | | betweer | VCAP and DG | IND. | | | | DGND | 4 | Power | | Digital G | round | | | | | DVCC | 5,14 | Power | | Digital 3 | .3V supply | | | | | GNDPLL | 30 | Power | | Analog G | Ground | | | | | | | | | PLL 1.8V | output to a | filtering capac | citor. Place 1uF betwee | en | | PLLCAP | 29 | Power | | PLLCAP a | and GNDPLL. | | | | | EXP | 33 | Power | | Expose p | ad, should be | connected to | DGND. | _ | PD – Internal Pull-down resistor 50K ohm +/-%30 PU – Internal Pull-up resistor 50K ohm +/-%30 ### 2.5 Implementation ### 2.5.1 DMX250 reference schematic Figure 4 depicts a typical DMX250 schematic. Figure 4 - DMX250 reference schematic ### 2.5.2 External filter (BPF) The DMX250 operates using an external 5MHz bandpass filter. The minimum allowable bandwidth of the filters is +/-700 kHz @ 3dB. Narrower bandwidth limits the maximal bitrate. Figure 5 depicts a recommended 5MHz discrete passive filter. Figure 5- 5MHz bandpass filter #### 2.5.3 **External Crystal** The device operates with a low cost, small size 16MHz crystal connected between OSCI and OSCO pins. Each of these pins should be connected to the DGND via a load capacitor. The load capacitors' values should be determined according to the crystal manufacturer's recommendations and the actual PCB layout. The PCB traces should be as short as possible. The overall frequency tolerance should not exceed ± 50ppm. ### **Recommended Crystals** - o NDK NX2520SA-16MHz, SMD, 2.5x2 mm - o NDK NX3225SA/GB-16MHz, SMD, 3.2x2.5mm - NDK NX2016GC-16MHz, SMD, 2.0x1.6mm - o ECS ECS-160-12-37B-CTN-TR, SMD, 2.0x1.6mm #### 2.5.3.2 16MHz clock from an external source It is possible to operate the device from an external 16HMz clock source that meets the requirements above. Figure 6 depicts an external 16MHz clock connection to the device. Figure 6 - External 16MHz clock connection #### 2.5.4 L1 and L2 inductors The DMX250 requires one or two inductors for its operation, depending on the desired operating frequency. - For full in-band operation, 5MHz 30MHz: - ➤ L1 3.3uH - ➤ L2 15uH with 10nF series capacitor between L2 pin and L2 inductor. - For low in-band operation, 5MHz -12MHz: - ➤ L1 18uH - ▶ L2 NC - For high in-band operation, 12MHz 30MHz: - L1 3.3uH - ▶ L2 NC Figure 7 depicts the in-band operation inductors' connection to pins L1 and L2. Figure 7 - L1 and L2 inductors connections 7 ©2019-2022 Yamar Electronics Ltd. www.yamar.com #### 2.5.4.1 Recommended L1 & L2 inductors Table 2 describes the recommended L1 and L2 inductors. Table 2 - Recommended L1 and L2 manufacturers | | 14510 = 11000111110114004 == 11141141400411015 | | | | | |----------|------------------------------------------------|----------------|------------------|--|--| | Inductor | ABRACON | VISHAY | TDK | | | | L1=3.3uH | 815-AIML-0805-3R3K-T | ILSB0805ER3R3K | MLF2012A3R3JT000 | | | | L2=15uH | 815-AIML-0805-150K-T | ILSB0805ER150K | MLF2012C150KT000 | | | | L1=18uH | 815-AIML-0805-180K-T | ILSB0805ER180K | MLF2012C180KT000 | | | #### 2.5.5 Optional EMC chip-bead (L5) For enhanced mitigation of high harmonics above 30MHz conducted over the powerline, it is recommended to add L5 in series to the coupling capacitor C4 (see Figure 4). Table 3 describes the recommended EMC chip-beads. Table 3 - Recommended L5 (optional) | LAIRD | MI0603L301R-10 | |-------|----------------| | LAIRD | HZ0603A222R-10 | | TDK | MMZ1608Q | #### 2.5.6 TXO output level and drive control The TXO pin output level and drive capability to the powerline are controlled by REG 1/3], as described in Table 4. Table 4 - TXO signal level | TXON State | REG_1[3] | TX level [V-p-p] | |------------|---------------|------------------| | High | '0' | 1 | | | '1' (Default) | 2 | | Low (Rx) | | High Z | Setting the TXO output drive capability is made by configuring REG\_1[0], as described in Table 5. Table 5- TXO output drive control | TXON State | REG_1[0] | Output drive [A] | Impedance [Ω] | | |------------|---------------|------------------|-------------------|--| | High | '0' (Default) | 33mA | 18 ¹ | | | | '1' | 66mA | | | | Low (Rx) | | Disabled | 5.3k <sup>2</sup> | | <sup>&</sup>lt;sup>1</sup>Series output impedance #### 2.5.7 **Ceramic capacitors** Low ESR capacitors will provide better performance. X5R and X7R capacitors are recommended, especially for Vcap (C8) and PLLCAP (C3). #### 2.5.8 **Powerline coupling interface** The DMX250 is coupled to the powerline through a single small footprint coupling capacitor that blocks the DC, typically 2.2nF. The C<sub>coupling</sub> voltage rating depends on the powerline voltage and its expected impulses. #### 2.5.8.1 **External protection network** It is recommended to add an external diode protection network before the C<sub>coupling</sub>, for protection from high powerline pulses (above 2 V-P-P). The protection network consists of three Schottky diodes serially connected (for both polarities), with low capacitance (< 10pF) and fast clipping (e.g. BAS70-04). #### 2.5.8.2 **AC Powerline coupling interface** Figure 8 presents a possible high voltage AC and DC powerline interface. The DMX high-frequency carrier is coupled to the powerline via capacitors C7 and C8. D5, D6, and D7 are external protection networks that clip the residual high voltage impulses that may pass via C7 and C8. <sup>&</sup>lt;sup>2</sup>Input impedance referenced to VREF It is the system designer's responsibility to check the local regulations for high voltage coupling. Figure 8 - Possible high voltage interface ### 2.5.9 Recommended connection to power-supply Power-supplies usually require big filtering capacitors that may attenuate strongly the DMX250 carrier signal. It is recommended to add an inductor (>22uH) or ferrite bead (>100 $\Omega$ @ 5MHz-30MHz) in series to the power supply connection to the DC powerline to avoid carrier signal attenuation. Figure 9 depicts a typical DMX250 connection to a DC powerline and its power-supply. Figure 9 - DMX250 connection to 3.3V power-supply and powerline # 3. DMX250 operation ### 3.1 Interfacing with DMX/RDM Controller The DMX communication protocol uses four pins as described in Table 6. ### Table 6- DMX/RDM interface pins | HDI | Data Input from the DMX-controller. | |-----|---------------------------------------------------| | HDC | Data/Command select input. | | | When pulled down, the DMX250 enters command mode, | | | enabling access to DMX250 Control registers. | | HDO | Data output to the DMX-controller | Figure 10 depicts a typical DMX250 to DMX/RDM controller interface connection. Figure 10 - Typical DMX250 to DMX/RDM controller interface #### 3.2 Interfacing to an existing DMX/RDM module When interfacing to an existing DMX/RDM module that has already a built-in RS485 transceiver, an additional RS485 transceiver is required to translate the signals to Tx and Rx 3.3V logic. Figure 11 depicts a typical DMX250 to RS485 transceiver interface connection. Figure 11 - Typical DMX250 to RS485 transceiver interface #### 3.3 DMX250 messages #### 3.3.1 Message structure The DMX250 is DMX/RDM message-oriented device. The message is divided by the DMX250 into packets that are encoded against errors and constructed into modulated powerline message (frame). A frame is constructed from a Start-frame consisting of a preamble and optionally an arbitration sequence (in RDM discovery process only), followed by packet/s of data bytes (at least 1 packet) and terminated with a "Frame-End" indicating the last packet of the frame. When the RDM discovery process is activated by the DMX-controller, unique arbitration patterns are transmitted before the start-frame preamble pattern (see 3.3.4). ©2019-2022 Yamar Electronics Ltd. www.yamar.com - Start of frame preamble length 64usec - Arbitration pattern length (For RDM Discovery only) 336 usec. - Packet length **180usec** Figure 12 - Frame (Message) structure ### 3.3.2 Transmit flow Upon detecting the DMX/RDM start of message on the HDI pin, the DMX250 initiates a new powerline frame containing the DMX/RDM message data bytes. A DMX/RDM frame contains a single DMX/RDM message sent from the DMX-controller. ### 3.3.3 Receive flow Upon detecting a powerline frame, the frame is decoded back into the DMX/RDM original message and sent sequentially to the DMX-controller through the HDO pin. ### 3.3.4 Auto Arbitration mode (RDM Discovery) The Arbitration mode is used to prioritize messages over the powerline when the RDM discovery process is activated by the DMX-controller. The arbitration mechanism is used to allow the message with higher priority (lower arbitration ID) to gain access and transmit its message over the DC-BUS. When an RDM discovery response message from an RDM slave is detected, the powerline frame will begin with an arbitration sequence to gain access to the powerline. In case the arbitration has passed successfully, then the DMX250 will proceed with data frame transmission, else, the DMX250 will abort the transmission and receive the message from another DMX250 device. ### 3.4 Carrier frequency settings Users can define carrier frequency from 5MHz to 30MHz with a spacing of 100 kHz (A total of 251 selectable carriers). The active carrier frequency selection is made either by setting FREQ\_SEL[4:0] pins or by configuring REG\_2 (see 5.2). After a power-up or hard-reset event, the carrier frequency is set according to FREQ\_SEL[4:0] state (see Table 7). Then, the carrier frequency is updated according to either REG\_2 configuration or FREQ\_SEL[4:0] changed status. The last action prevails. Upon completion of configuration, the DMX250 will update its operating carrier frequency within 1msec. During this 1msec period, the DMX250 is kept in Soft-reset and will not communicate with its DMX-controller nor detect new frames (messages) from the powerline. When setting multiple DMX250 networks to operate over a single powerline, it is recommended to select carrier frequencies spaced more than 1.5MHz from each other. ©2019-2022 Yamar Electronics Ltd. www.yamar.com Table 7 describes FREQ\_SEL[4:0] frequency selection allocation. Table 7 – FREQ\_SEL[4:0] frequency selection | FREQ_SEL[4:0] | Carrier Frequency [MHz] | |---------------|-----------------------------------| | 5'b00000 | REG_2 last configuration (default | | | 13MHz, after power-up/hard-reset | | | event) | | 5'b00001 | 8 | | 5'b00010 | 13 | | 5'b00011 | 16 | | 5'b00100 | 20 | | 5'b00101 | 23 | | 5'b00110 | 26 | | 5'b00111 | 30 | | 5'b01000 | 7 | | 5'b01001 | 8 | | 5'b01010 | 9 | | 5'b01011 | 10 | | 5'b01100 | 11 | | 5'b01101 | 12 | | 5'b01110 | 13 | | 5'b01111 | 14 | | 5'b10000 | 15 | | 5'b10001 | 16 | | 5'b10010 | 17 | | 5'b10011 | 18 | | 5'b10100 | 19 | | 5'b10101 | 20 | | 5'b10110 | 21 | | 5'b10111 | 22 | | 5'b11000 | 23 | | 5'b11001 | 24 | | 5'b11010 | 25 | | 5'b11011 | 26 | | 5'b11100 | 27 | | 5'b11101 | 28 | | 5'b11110 | 29 | | 5'b11111 | 30 | When configuration REG\_2, the carrier-selected value is calculated as given in Definition of equation (1). ### **Definition of equation** REG\_2 = (Carrier Freq. [MHz] - 5) \* 10 $$(1)$$ ### **EXAMPLE 1** When setting the frequency to 14.1MHz: $REG_2 = (14.1 - 5) * 10 = 0x5B$ ### **EXAMPLE 2** ❖ When Setting to 5MHz: $REG_2 = (5 - 5) * 10 = 0x00$ #### 3.5 **DMX250 UUID** Each DMX250 device is hard-coded with a 48 bit universally unique identifier (UUID[47:0]). The UUID is stored in REG\_59 to REG\_5E and can be retrieved using the READ-REG commands (see 5.4 to 5.95.9). #### 3.6 DMX interface typical set-up and operation - Interface HDI, HDO, and HDC (Optional) pins. - Select a carrier frequency (default 13MHz) (see 3.4). - Transmit data bytes via HDI pin to the powerline. - Receive data bytes from the powerline via HDO pin. #### 3.7 **DMX Examples** #### 3.7.1 DMX Example 1 - Typical communication flow Figure 13 depicts a typical TX-RX DMX message flow. The DMX-controller starts a new message with a break signal, followed by start code and data bytes on DMX250 HDI. Upon detection of the break signal, the DMX250 initiates the DMX frame over the powerline. After a fixed latency of ~100usec, the DMX250 RX device output on HDO the break signal, followed by the start code and message received data bytes. Figure 13 - DMX typical communication sequence #### 3.7.2 DMX Example 2 - WRITE-REG command Figure 14 depicts a WRITE-REG command sequence. First, the HDC is pulled low and the device enters the Command mode. The DMX-controller sends the write command with the 1st byte of 0xF5, followed by the control register address byte (A[7:0]), and then the data byte to be written (B[7:0]). After completing the write sequence, the HDC pin is pulled high and the device returns to Normal mode. Figure 14- DMX Write Register command sequence ### DMX Example 3 - READ-REG command Figure 15 depicts a READ-REG command sequence. First, the HDC is pulled low and the device enters the Command mode. The user sends the read command with the 1st byte of 0xFD, followed by the control register address byte (A[7:0]). Then the DMX-controller receives the register internal value (B[7:0]). The HDC pulled back to high and the device returns to Normal mode. Figure 15 - DMX Read Register command sequence ©2019-2022 Yamar Electronics Ltd. www.yamar.com #### 4. **Power operation modes** The DMX250 has three power operation modes; Normal, Standby, and Sleep. #### 4.1 Normal mode In Normal mode, the DMX250 is either in RX mode, listening for a powerline message, or in TX mode, transmitting a message over the powerline. #### 4.2 Standby mode The DMX250 enters Standby mode upon wake-up from Sleep mode, while the NSLEEP pin is still low. The DMX250 is kept in Soft-reset, whereas communication with the DMX-controller is suspended until the NSLEEP pin is set High. #### 4.3 Sleep modes (power-saving) The DMX250 has four Sleep modes for best power consumption/performance during Sleep. During this mode, only a small amount of hardware is operational mainly to detect wake-up messages (WUM) from the powerline and returning to Normal mode operation. Table 8 describes the DMX250 sleep modes. Table 8 - Sleep modes description | Sleep mode | Description | Typical Power | Performance | |----------------|------------------------------------------|-----------------|------------------------------| | | | consumption [A] | | | Enhanced sleep | The device wakes-up every 32ms to | 120μ | Wake-up detection with-in | | (SLP1) | sense the powerline for WUM detection. | | 64mSec. Best detection in a | | , , | , | | noisy environment. | | Fast wake-up | The device continuously monitors the | 1000µ | Fast wake-up detection with- | | (SLP2) | powerline for WUM detection. | | in 250uSec. | | Low-power | The device wakes-up every 32ms to | 85μ | Wake-up Detection with-in | | (SLP3) | sense the powerline for WUM detection. | | 64mSec. | | Deep Sleep | The device does NOT wake-up to sense | 65μ | No bus wake-up detection. | | (SLP4) | for bus activity, staying in deep sleep. | | | | | Wake-up only locally by the DMX- | | | | | controller. | | | The Sleep modes use four interface pins as described in Table 9. Table 9- Sleep interface pins | | Table 3- Sleep lifterface pills | | | | |--------|---------------------------------|-----------------------------------------------------------------------------------------|--|--| | NSLEEP | Digital | High - Normal mode is active. | | | | | input | Low - Sleep /Standby mode is active. | | | | INH | Digital | Output indication to Inhibit DMX-controller. | | | | | output | High - Normal mode is active. | | | | | | Low - Sleep mode is active. | | | | HDO | Digital | Normal mode - data output to DMX-controller. | | | | | output | Sleep/Standby mode - asserted low while the wake-up message is being | | | | | | detected/transmitted over the powerline. | | | | HDC | Digital | Normal mode - DMX-controller Command mode / chip select. | | | | | input | Sleep mode - DMX-controller wakes-up the DMX250 locally by toggling the HDC high-low- | | | | | | high. The DMX250 then exits the Sleep mode to Standby mode (NSLEEP still asserted low), | | | | | | or Normal mode (NSLEEP is high). | | | #### 4.3.1 Wake-up message (WUM) When Auto-WUM is enabled (REG[3]='1'), upon the rise of the NSLEEP pin, the DMX250 transmits a broadcast WUM over the powerline, to wake-up all network-connected devices. DMX-controller can configure the length of the WUM as described in Table 10. Table 10 - Wake-up message length configuration | REG_3[2] | Wake-up message length | |----------|---------------------------------------| | 0 | SLP2 - 250usec / SLP1, SLP3 - 75msec | | 1 | SLP2 - 1.5msec / SLP1, SLP3 - 150msec | During WUM transmission, the HDO pin is asserted low until WUM transmission is completed, indicating to the DMX-controller the wake-up process status. DMX-controller shall wait for the HDO rise, before initiating new bytes transfer. #### 4.3.2 **Entering Sleep mode** During Sleep mode, the device is kept in a Soft-reset state and will not transfer data bytes from the DMX-controller nor receive data frames from the powerline. When the device enters Sleep mode, the INH pin is asserted low. There are two ways to enter Sleep mode; ### **Enter Sleep by NSLEEP** By asserting the NSLEEP pin low, the DMX250 will enter Sleep mode. ### **Enter Sleep by register setting** By setting REG\_3[7] high, the DMX250 will enter Sleep mode, and reset automatically REG\_3[7] to low. #### 4.3.3 **Exiting Sleep mode** There are three ways to exit Sleep mode. When exiting Sleep mode, the INH pin is raised and the device switches to Standby or Normal mode. #### 4.3.3.1 Exit Sleep by WUM detection Upon detection of a WUM, the device immediately exits Sleep mode, INH pin rises and the device enters Standby In case the NSLEEP pin is low, the device remains in Standby mode, where the device is kept in Soft-reset. In case the NSLEEP pin is high, the device immediately switches to Normal mode. During WUM reception, the HDO pin is asserted low until WUM reception is completed, indicating the DMXcontroller on the wake-up process status. DMX-controller shall wait for HDO to rise, before initiating new bytes transfer. #### 4.3.3.2 Exit sleep by NSLEEP pin Upon detection of NSLEEP pin rise, the device immediately exits Sleep mode, INH pin rises, and enters Normal mode. When Auto-WUM is enabled, a WUM is transmitted over the powerline (see 4.3.1). #### 4.3.3.3 **Exit Sleep by toggling HDC** Upon detection of HDC pin toggle high-low-high, the device immediately exits Sleep mode, INH pin rises, and enters Standby mode. In case the NSLEEP pin is still low, the device remains in Standby mode, where the device is kept in Soft-reset. In case the NSLEEP pin is high, the device immediately switches to Normal mode. In this case, the WUM will NOT be transmitted over the powerline. DMX-controller shall use the HDC pin to exit Sleep mode when the NSLEEP pin is not connected. ### Sleep modes description DMX-controller can select between four Sleep modes (see 5.3). #### 4.3.4.1 Enhanced Sleep mode (SLP1) By setting REG\_3[1:0] = '00', the enhanced Sleep mode (SLP1) is selected. When entering SLP1, the device wakes-up every 32ms periodically to monitor (sense period) for activity on the powerline. If a WUM is detected, the device exit Sleep modes as described in section 4.3.3.1, otherwise the device return to Sleep mode until the next sense period, and so on... #### 4.3.4.2 Fast wake-up Sleep mode (SLP2) By setting REG 3[1:0] = '01', the Fast wake-up Sleep mode (SLP2) is selected. The device continuously monitors the powerline for WUM detection. It allows fast WUM detection within 250usec. When WUM is detected, the device exits Sleep mode as described in section 4.3.3.1. #### 4.3.4.3 Low-power Sleep mode (SLP3) By setting REG\_3[1:0] = '10', the low-power mode (SLP3) is selected. The device wakes-up every 32msec periodically to monitor (sense period) for activity on the powerline. If a WUM is detected, the device exit Sleep modes as described in section 4.3.3.1, otherwise the device return to Sleep mode until the next sense period. #### 4.3.4.4 Deep Sleep mode (SLP4) By setting REG\_3[1:0] = '11', the Deep Sleep mode (SLP4) is selected. The device will NOT wake-up to monitor (sense) the powerline for activity, rather than stay in deep sleep, whereas all its analog resources are shut down to maintain the lowest power consumption. The device can exit Deep Sleep mode locally only, either by the NSLEEP or by HDC pins (see 4.3.3.2 and 4.3.3.3). #### 4.3.5 **Sleep modes Examples** #### 4.3.5.1 Sleep Example 1 - Enter by NSLEEP, Exit Sleep mode by NSLEEP & WUM Figure 16 depicts entering sleep by NSLEEP and exit sleep by NSLEEP pin (Node A) and WUM detection (Node B). In this example, the DMX-controller wakes-up device Node A by raising the NSLEEP pin. Upon pull-up of the NSLEEP pin, the INH pin is raised and a WUM is transmitted over the powerline (Auto-WUM is enabled) to wake-up Node B. While transmitting the WUM, device Node A asserts HDO pin low. After completion of WUM transmission, the HDO is raised again (can be used as signal/interrupt to DMX-controller). At the Node B side, during its sensing period (e.g. SLP1), the WUM is detected, and the INH rises while switching to Standby mode. Node B HDO pin is asserted low for the reaming duration of WUM reception. Then, DMX-controller Node B raises the NSLEEP pin, and the device switches to Normal mode. Figure 16 - Enter sleep by NSLEEP, Exit sleep by NSLEEP & WUM #### 4.3.5.1 Sleep Example 2 - Enter sleep by control register bit, exit sleep by HDC Figure 17 depicts entering sleep by setting REG\_3[7] high and exiting Sleep mode by toggling the HDC pin. In this example, DMX-controller configured REG\_3[7] high using Command mode (DMX interface), the device enters Sleep mode, and INH pin drops. After a while, DMX-controller toggle HDC pin low to high, and the device exits Sleep mode without transmitting the WUM, raising the INH pin and switching to Normal mode again. Figure 17 - Enter sleep by control register bit, Exit sleep by HDC # 5. DMX250 Registers The DMX250 contains internal registers for configuration and status checks. Each of these registers is accessible by the DMX-controller for *Read* and *Write* operations. The access to these registers is different for each interface protocol and described in the protocol interfaces sections. This section elaborates on the registers and their default values after power-up/reset. Table 11 - Registers summary table | Register name | Addr. | Description | |-----------------------------|-------|-----------------------------| | REG_1 - 'Device Control 1' | 0x01 | Transmit level control | | REG_2 - 'Frequency Select' | 0x02 | Carrier frequency selection | | Reg_3 - 'Sleep Control' | 0x03 | Sleep modes control | | REG_59 – DMX250 UUID[47:40] | 0x59 | Read only - UUID[47:40] | | REG_5A - DMX250 UUID[39:32] | 0x5A | Read only - UUID[39:32] | | REG_5B - DMX250 UUID[31:24] | 0x5B | Read only - UUID[31:24] | | REG_5C - DMX250 UUID[23:16] | 0x5C | Read only - UUID[23:16] | | REG_5D - DMX250 UUID[15:8] | 0x5D | Read only - UUID[15:8] | | REG_5E - DMX250 UUID[7:0] | 0x5E | Read only - UUID[7:0] | ### 5.1 REG\_1 - 'Device Control 1' (Address 0x01) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-----------------|-------|-------|------------| | [1] | [1] | [1] | [1] | R/W [1] | [0] | [0] | R/W [0] | | | | | | | | | Enable TXO | | 1 | 1 | 1 | 1 | TX signal level | 0 | 0 | high power | Bit [0] - Enable TXO high power. Set this bit to enable maximal TXO drive of 66mA, clear this bit for maximal TXO drive of 33mA (see section 2.5.6). Bit [1] - '0' Bit [2] - '0' Bit [3] - TX signal level control at TXO pin: '0' = 1Vpp, '1'- 2Vpp (see section 2.5.6). Bit [7:4] - '1111' R - Readable bit, W - Writeable bit [x] - Value on power-up. '1' - bit is set; '0' - bit is cleared ### 5.2 REG\_2 - 'Frequency Select' (Address 0x02) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------------------------|---------|---------|---------|---------|---------|---------|---------| | R/W [0] | R/W [1] | R/W [0] | R/W [1] | R/W [0] | R/W [0] | R/W [0] | R/W [0] | | Carrier Frequency Configuration | | | | | | | | Bits [7:0] - Carrier Frequency configuration from in-band. Default configuration is 13MHz (See section 3.4 - Carrier frequency ). # 5.3 REG\_3 - 'Sleep Control (Address 0x03) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------|-------|-------|----------|----------|---------|---------| | W [0] | [0] | [0] | [0] | R/W [1] | R/W [1] | R/W [0] | R/W [0] | | Enter Sleep | 0 | 0 | 0 | Auto WUM | Long WUM | Sleep | modes | | mode | | | | | | seled | ction | Bit [1:0] - '00' - Enhanced Sleep mode [SLP1], '01' -Fast wake-up Sleep mode[SLP2], '10' - Low-power sleep mode [SLP3], '11' - Deep Sleep mode [SLP4] (see section 4.3). Bit [2] - Control powerline wake-up message duration (see Table 10). Bit [3] -Auto wake-up message (WUM): '0' disables transmission of WUM after wakeup from NSLEEP pin. Bits [6:4] - '0' - Enter Sleep mode reg. Instead of entering Sleep mode through the NSLEEP pin, the user can activate the Sleep mode selected in bits [1:0], by setting bit[7]. After entering Sleep mode, bit [7] is automatically cleared to '0'. R - Readable bit, W - Writeable bit [x] - Value on power-up. '1' - bit is set; '0' - bit is cleared ©2019-2022 Yamar Electronics Ltd. www.yamar.com DS-DMX250 R 0.80 ### 5.4 REG\_59 - UUID[47:40] (Address 0x59) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |-------|-------------|-------|-------|-------|-------|-------|-------|--|--| | R | R | R | R | R | R | R | R | | | | | UUID[47:40] | | | | | | | | | Bits [7:0] - UUID[47:40] R - Readable bit, W - Writeable bit [x] - Value on power-up. '1' - bit is set; '0' - bit is cleared ### 5.5 REG\_5A - UUID[39:32] (Address 0x5A) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------|-------|-------|-------|-------|-------|-------| | R | R | R | R | R | R | R | R | | UUID[39:32] | | | | | | | | Bits [7:0] - UUID[39:32] R - Readable bit, W - Writeable bit [x] - Value on power-up. '1' - bit is set; '0' - bit is cleared ### 5.6 REG\_5B - UUID[31:24] (Address 0x5B) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------|-------|-------|-------|-------|-------|-------|-------| | R | R | R | R | R | R | R | R | | UUID[31:24] | | | | | | | | Bits [7:0] - UUID[31:24] R - Readable bit, W - Writeable bit [x] - Value on power-up. '1' - bit is set; '0' - bit is cleared ### 5.7 REG\_5C - UUID[23:16] (Address 0x5C) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |-------|-------------|-------|-------|-------|-------|-------|-------|--|--| | R | R | R | R | R | R | R | R | | | | | UUID[23:16] | | | | | | | | | Bits [7:0] - UUID[23:16] R - Readable bit, W - Writeable bit [x] - Value on power-up. '1' - bit is set; '0' - bit is cleared ### 5.8 REG\_5D - UUID[15:8] (Address 0x5D) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |-------|------------|-------|-------|-------|-------|-------|-------|--|--| | R | R | R | R | R | R | R | R | | | | | UUID[15:8] | | | | | | | | | Bits [7:0] - UUID[15:8] R - Readable bit, W - Writeable bit [x] - Value on power-up. '1' - bit is set; '0' - bit is cleared # 5.9 REG\_5E - UUID[7:0] (Address 0x5E) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|-------|-------|-------|-------|-------|-------|-------| | R | R | R | R | R | R | R | R | | UUID[7:0] | | | | | | | | Bits [7:0] - UUID[7:0] R - Readable bit, W - Writeable bit [x] - Value on power-up. '1' - bit is set; '0' - bit is cleared ### 5.10 DMX registers configuration (Command mode) The Command mode allows the DMX-controller to access the DMX250 internal registers for write and read operations. Enter the Command mode by lowering the HDC pin. When the HDC pin is high, the device is in Normal mode. During Command mode, the DMX250 is in a *Soft-reset* state, TX-FIFO and RX-FIFO are reset and all data in the FIFOs is erased, and the device cannot send or receive a message to/from the powerline. ### 5.10.1 WRITE-REG command Write register command consists of three bytes as described in Table 12. Table 12 - WRITE-REG command structure | 1 <sup>st</sup> Byte | 2 <sup>nd</sup> Byte | 3 <sup>rd</sup> Byte | |----------------------|--------------------------|----------------------| | 0xF5 | Control register address | Data to write | - 1<sup>st</sup> byte is the write command byte. - 2<sup>nd</sup> byte is the designated control register address to write to. - 3<sup>rd</sup> byte is the data byte value to write. **For example,** writing 0x34 to REG\_3 (address 0x03) preformed as follows: - 1. Lower the HDC pin (Enter Command mode). - 2. Wait at least 100nsec - 3. Transfer 3 bytes: [0xF5][0x03][0x34] - 4. The value 0x34 is written to REG\_3. - 5. Wait for at least 100ns. - 6. Raise the HDC pin (Exit Command mode to Normal mode). ### 5.10.2 READ-REG command A READ-REG command consists of 2 bytes as described in Table 13. Table 13 - READ-REG command structure | 1 <sup>st</sup> Byte | 2 <sup>nd</sup> Byte | |----------------------|--------------------------| | 0xFD | Control register address | <sup>1&</sup>lt;sup>st</sup> byte is the Read command byte. 2<sup>nd</sup> byte is the designated register address to read from. Following the second byte, the DMX250 outputs the register value to DMX-controller. **For example,** reading from REG\_2 (address 0x02) is performed as follows: - 1. Lower the HDC pin (Enter Command mode). - 2. Wait at least 100nsec - 3. Transfer 2 bytes: [0xFD][0x02] - 4. Wait for the DMX250 to output the value of REG\_2. - 5. Wait for at least 100ns. - 6. Raise the HDC pin (Exit Command mode to Normal mode). # 6. Specifications Table 14 - Absolute maximal rating | Parameter | Symbol | Comments | Min. | Тур. | Max. | Unit | |---------------------|-----------------|----------|------|------|------|------| | Input voltage, DC | V <sub>im</sub> | | -0.6 | 3.3 | 3.9 | V | | Output voltage, DC | V <sub>om</sub> | | -0.6 | 3.3 | 3.9 | V | | Ambient temperature | T <sub>am</sub> | | -40 | | 125 | °C | | Storage temperature | T <sub>sm</sub> | | -55 | | 150 | °C | **Table 15 - Recommended operation conditions** | Parameter | Symbol | Comments | Min. | Тур. | Max. | Unit | |-----------------------------------|-------------------|----------------------|------|------|------|-------| | Supply Voltage | $V_{DVCC}$ | | 3.0 | 3.3 | 3.6 | V | | | V <sub>AVCC</sub> | | | | | | | Supply Voltage ripple | $V_{CC\_RIP}$ | Max 2.5MHz, waveform | | 50m | | V-p-p | | | Avcc_rip | type of triangular | | | | | | Ambient operating temperature | TA | | -40 | | 105 | °C | | range | | | | | | | | Minimum high-level input voltage | ViH | | 2 | | | V | | Maximum low-level input voltage | VIL | | | | 0.8 | V | | Minimum high-level output voltage | Voh | | 2.4 | | | V | | Maximum low-level output voltage | Vol | | | | 0.4 | V | | Maximal output current | l <sub>out</sub> | see Table 1 | | | | | | Maximum input current | I <sub>IN</sub> | | -1 | | 1 | μΑ | ### **Table 16 - Device characteristics** | Parameter | Symbol | Comments | Min. | Тур. | Max. | Unit | |-----------------------------------------|-----------------------|------------------------------------------------------------------------|------|----------|------|-------| | <b>External components requierments</b> | | | | | | | | Powerline coupling capacitor | C <sub>coupling</sub> | Capacitor rate should be selected with respect to powerline voltage | | 2.2 | | nF | | Protection diodes capacitance | $D_{protec}$ | | | 10 | | pF | | Capacitor at VCAP | $V_{cap}$ | | 1 | 4.7 | | μF | | Capacitor at PLLCAP | PLL <sub>cap</sub> | | 1 | | | μF | | Capacitor at VREF | VREF <sub>cap</sub> | | 1 | | | μF | | Inductor at L1 | L1 | see 2.5.4 | | 3.3 / 18 | | μΗ | | Inductor at L2 | L2 | | | 15 | | μΗ | | L1 pin input capacitance | | | | | 1 | pF | | Crystal frequency | Xtal_freq | see2.5.3 | | 16 | | MHz | | Crystal frequency tolerance | Xtal_ppm | | | | 50 | ±ppm | | AC signals characteristics | | | | | | | | Tx signal at TXO | TXO <sub>lev_1</sub> | TXON high | | 1 | | V-p-p | | | TXO <sub>lev_2</sub> | (transmission is active) see 2.5.6. | | 2 | | V-p-p | | TXO input impedance | TXO <sub>In</sub> | TXON low<br>(transmission is not<br>active) | 5.3k | | | Ω | | TXO output impedance | TXO <sub>out</sub> | TXON high (transmission is active) | | 18 | | Ω | | TXO driving strength | Ітхо | TXON high (transmission is active) | 33 | | 66 | mA | | Rx signal at RXI | RXI <sub>lev</sub> | | 10m | | 3.3 | V-p-p | | RXI input impedance | RXI <sub>In</sub> | An external $5.1k\Omega$ series resistor to RXI pin must be installed. | 5.1k | | | Ω | | Carrier Frequency in-band | Fc | Selectionresolutionis | 5 | | 30 | MHz | Tel: +972-3-5445294 Fax: +972-3-5445279 21 | Parameter | Symbol | Comments | Min. | Тур. | Max. | Unit | |----------------------------------|--------------------|---------------------------|------|------|----------|------| | (channels selection) | | 100kHz, a total of 251 | | | | | | | | carrier frequencies, | | | | | | | | see 3.4 | | | | | | Adjacent channels spacing | $F_{adj}$ | The space between two | 1.5 | | | MHz | | | | adjacent channels | | | | | | | | operating over the same | | | | | | | | powerline. | | | | | | Timing requierments of DMX/RDN | /I prtocol inte | rface | | | • | | | DMX bitrate | T <sub>bit</sub> | Output on HDO | | 4 | | μs | | Break signal | $T_{break}$ | ] | | 200 | | μs | | MAB | $T_{mab}$ | | | 20 | | μs | | Stop bit length | T <sub>sb</sub> | | | 8 | | μs | | Timing of device operation modes | | | | | | | | Power-cycle/ hard-reset | T <sub>init</sub> | Initialization time after | | 2 | | ms | | | | power-cycle or hard- | | | | | | | | reset event. | | | | | | Carrier frequency setting | $T_{freq\_cng}$ | Carreri frequnecy change | | 1 | | ms | | | | process time | | | | | | Current Consumtption @ 3.3V | | | | | | | | Normal TX mode – low power | I <sub>Tx_lp</sub> | TXON high | | 77 | | mA | | Normal TX mode – high power | I <sub>Tx_hp</sub> | (transmission is active) | | 95 | | mA | | Normal RX mode | I <sub>RX</sub> | TXON low | | 46 | | mA | | | | (transmission is not | | | | | | | | active) | | | | | | Enhanced sleep | I <sub>slp1</sub> | see 4.3 | | 120 | | μΑ | | (SLP1) | | | | | | | | Fast wake-up | I <sub>slp2</sub> | see 4.3 | | 1000 | | μΑ | | (SLP2) | | | | | <u> </u> | | | Low-power | I <sub>slp3</sub> | see 4.3 | | 85 | | μΑ | | (SLP3) | | | | | <u> </u> | | | Deep Sleep | I <sub>slp4</sub> | see 4.3 | | 65 | | μΑ | | (SLP4) | | | | | | | <u>www.yamar.com</u> Tel: +972-3-5445294 Fax: +972-3-5445279 #### **7. DMX250 PCB layout recommendation** Note: Analog ground layer and GND PLL should be connected to the digital ground near the Exp pad. **Bottom** Top Digital Ground **Analog Ground** 0000000 000 Single AGND to EXP VIA connection 0,0000 0.0000 TOP - PLL Ground connection to EXP 0000 00000 Single PLL GND to **EXP VIA connection PLL Ground** - ✓ VCC and DGND layout traces should be as wide as possible. Connect a 0.1uF capacitor between each VCC and DGND pins, as close as possible to the pins. - ✓ It is recommended to keep the traces connecting the 3.3V power supply to VCC pins as short as possible with wide PCB traces. - ✓ Connect AGND to EXP with a single short trace. - ✓ Connect PLL\_GND to EXP with a single short trace. - ✓ Connect L1, L2, C13, C3, C5, C7, C8, C11, and C12 as close as possible to their pins. - ✓ Connect R1 as close as possible to the RXI pin. - ✓ Connect all filtering caps as close as possible to their pins. - ✓ Connect crystal and its capacitors close to OSCI and OSCO pins. Keep DGND plan around them. 24 DS-DMX250 R 0.80 # 8. Package, Mechanical The device package is QFN 32 5mm x 5mm. # 8.1 Mechanical Drawing | | D2 | | E2 | | | | |------|------|------|------|------|------|--| | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | 3.15 | 3.20 | 3.25 | 3.15 | 3.20 | 3.25 | | | SYMBOLS | MIN. | NOM. | MAX. | | | |---------|------------|------|------|--|--| | А | 0.70 | 0.75 | 0.80 | | | | A1 | 0.00 | 0.02 | 0.05 | | | | А3 | 0.203 REF. | | | | | | b | 0.18 | 0.25 | 0.30 | | | | D | 5.00 BSC | | | | | | Ε | 5.00 BSC | | | | | | е | 0.50 BSC | | | | | | L | 0.35 | 0.40 | 0.45 | | | | K | 0.20 | _ | _ | | | | | | | | | | # 8.2 PCB drawing ### 8.3 Soldering profile Soldering reflow profile is according to IPC/JEDEC J-STD-020 (MSL3). - The peak temperature (TP) is 260°C. - ➤ Holding time is between 60 sec to 120 sec between TH min 150°C to TH max 200°C. - ➤ Liquidus temperature (TL) is 217 °C. Liquidus time is between 60 sec to 150 sec. - TL to TP max ramp-up is 3°C/sec. - > TP to TL max cooldown rate is 6°C/sec. - Max time above 255°C (Tp) is 30 sec. Figure 18 - Representation of IPC/JEDEC J-STD-020 (MSL3) profile 26 DS-DMX250 R 0.80 ### 9. Test Environment Figure 19 depicts a typical DC-BUS Test environment that allows testing the DMX250 devices in an emulated lab DC powerline environment. Figure 19 - DC-BUS Test environment This test environment consists of two DMX250 evaluation boards (EVB), and two users' DMX-controllers. The DC-powerline attenuator is optional. The DC-powerline attenuator is used to test the communication in variable attenuation levels (0-61dB), emulating a DC powerline environment. When connecting the EVB directly to a power supply, it is recommended to add in serial to the power supply an inductor (>22uH) to avoid strong attenuation due to the power supply input filtering capacitors. <u>www.yamar.com</u> Tel: +972-3-5445294 Fax: +972-3-5445279 # **Revision History** | Rev. | Date | Description | | |------|------------|--------------------------------------------------|--| | 0.73 | 11/09/2019 | Initial preliminary revision. | | | 0.74 | 02/10/2019 | Update Table 2 and Figure 7. | | | 0.75 | 14/11/2019 | Update Figure 4 and NSLEEP pin description. | | | 0.76 | 19/01/2020 | Update Table 2. | | | 0.77 | 18/02/2020 | Update clause 2.5.3.1. | | | | | Add UUID clause 3.5. | | | | | Update clause 5 with UUID REGs. | | | | | Add soldering profile description in section 8.3 | | | 0.78 | 01/08/2020 | Update 2.5.3.1, 2.5.5, and Table 16. | | | 0.79 | 12/01/2021 | Editing. | | | 0.80 | 16/01/2022 | Update Table 2. | | Tel: +972-3-5445294 Fax: +972-3-5445279 www.yamar.com