## TIBPAL20L8-10C, TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS

SRPS008A - D3336, OCTOBER 1989 - REVISED MARCH 1992

- High-Performance Operation:
   formation:
  - f<sub>max</sub> (no feedback)
  - TIBPAL20R' . . . 71.4 MHz
  - f<sub>max</sub> (internal feedback)
  - TIBPAL20R' . . . 58.8 MHz
  - f<sub>max</sub> (external feedback)
    - TIBPAL20R' . . . 55,5 MHz
  - Propagation Delay
    - TIBPAL20' . . . 10 ns Max
- Functionally Equivalent, but Faster Than Existing 24-Pin PLD Circuits
- Preload Capability on Output Registers Simplifies Testing
- Power-Up Clear on Registered Devices (All Register Outputs are Set Low, but Voltage Levels at the Output Pins Go High)
- Package Options Include Plastic Chip Carriers in Addition to Plastic and Ceramic DIPs
- Security Fuse Prevents Duplication
- Dependable Texas Instruments Quality and Reliability

| DEVICE  | INPUTS | 3-STATE<br>O OUTPUTS | REGISTERED<br>Q OUTPUTS | I/O<br>PORTS |
|---------|--------|----------------------|-------------------------|--------------|
| PAL20L8 | 14     | 2                    | 0                       | 6            |
| PAL20R4 | 12     | 0                    | 4 (3-state buffers)     | 4            |
| PAL20R6 | 12     | 0                    | 6 (3-state buffers)     | 2            |
| PAL20R8 | 12     | 0                    | 8 (3-state buffers)     | 0            |

### description

These programmable array logic devices feature high speed and functional equivalency when compared with currently available devices. These IMPACT-X™ circuits combine the latest Advanced



TIBPAL20L8' FN PACKAGE (TOP VIEW)



NC - No internal connection Pin assignments in operating mode

Low-Power Schottky technology with proven titanium-tungsten fuses to provide reliable, high-performance substitutes for conventional TTL logic. Their easy programmability allows for quick design of custom functions and typically results in a more compact circuit board. In addition, chip carriers are available for futher reduction in board space.

All of the register outputs are set to a low level during power up. Extra circuitry has been provided to allow loading of each register asynchronously to either a high or low state. This feature simplifies testing because the registers can be set to an initial state prior to executing the test sequence.

The TIBPAL20' C series is characterized from 0°C to 75°C.

# TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C HIGH-PERFORMANCE IMPACT-X™ PAL® CIRCUITS

SRPS008A - D3336, OCTOBER 1989 - REVISED MARCH 1992



Pin assignments in operating mode

NC - No internal connection



#### functional block diagrams (positive logic)

#### TIBPAL20L8



#### TIBPAL20R4



denotes fused inputs



#### functional block diagrams (positive logic)

#### TIBPAL20R6



#### TIBPAL20R8



 $\sim$  denotes fused inputs







### logic diagram (positive logic)







## TIBPAL20R8-10C HIGH-PERFORMANCE IMPACT-X TM PAL® CIRCUITS

SRPS008A - D3336, OCTOBER 1989 - REVISED MARCH 1992





### TIBPAL20L8-10C, TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C HIGH-PERFORMANCE IMPACT-X<sup>TM</sup> PAL<sup>®</sup> CIRCUITS

SRPS008A - D3336, OCTOBER 1989 - REVISED MARCH 1992

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)    |          | . 7           | V  |
|-------------------------------------------------|----------|---------------|----|
| Input voltage (see Note 1)                      |          |               |    |
| Voltage applied to disabled output (see Note 1) |          |               |    |
| Operating free-air temperature range            | . 0°C to | o <b>75</b> ° | °C |
| Storage temperature range                       | 65°C to  | 150           | ۰C |

NOTE 1: These ratings apply except for programming pins during a programming cycle.

#### recommended operating conditions

|                   |                                             |      | MIN  | NOM | MAX  | UNIT |
|-------------------|---------------------------------------------|------|------|-----|------|------|
| Vcc               | Supply voltage                              |      | 4.75 | 5   | 5.25 | ٧    |
| ViH               | High-level input voltage                    |      | 2    |     | 5.5  | ٧    |
| VIL               | Low-level input voltage                     |      |      |     | 0.8  | ٧    |
| ЮН                | High-level output current                   |      |      |     | -3.2 | mA   |
| lor               | Low-level output current                    |      |      |     | 24   | mA   |
| fclock            | Clock frequency                             |      | 0    |     | 71.4 | MHz  |
| twt               | Dulan dispetion along (see Note 2)          | High | 7    |     |      | - ns |
| w.                | Pulse duration, clock (see Note 2)          | Low  | 7    |     |      | 113  |
| t <sub>su</sub> † | Setup time, input or feedback before clock↑ |      | 10   |     |      | ns   |
| t <sub>h</sub> †  | Hold time, input or feedback after clock?   |      | 0    |     |      | ns   |
| TA                | Operating free-air temperature              |      | 0    | 25  | 75   | ပ္   |

† f<sub>clock</sub>, t<sub>w</sub>, t<sub>su</sub>, and t<sub>h</sub> do not apply for TIBPAL20L8'.

NOTE 2: These are absolute voltage levels with respect to the ground pin of the device and include all overshoots due to system and/or tester noise. Testing these parameters should not be attempted without suitable equipment.

# TIBPAL20L8-10C, TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C HIGH-PERFORMANCE $IMPACT-X^{TM}$ $PAL^{(R)}$ CIRCUITS

SRPS008A - D3336, OCTOBER 1989 - REVISED MARCH 1992

#### electrical characteristics over recommended operating free-air temperature range

| PA                                   | RAMETER                                                       |                                            | TEST CONDITIONS                             | MIN  | түрт | MAX   | UNIT |
|--------------------------------------|---------------------------------------------------------------|--------------------------------------------|---------------------------------------------|------|------|-------|------|
| VIK                                  |                                                               | V <sub>CC</sub> = 4.75 V,                  | I <sub>I</sub> = 18 mA                      |      | -0.8 | -1.5  | V    |
| Vон                                  |                                                               | V <sub>CC</sub> = 4.75 V,                  | lOH ≈ -3.2 mA                               | 2.4  |      |       | ٧    |
| VOL                                  |                                                               | V <sub>CC</sub> = 4.75 V,                  | i <sub>OL</sub> = 24 mA                     |      | 0.3  | 0.5   | ٧    |
| IOZH <sup>‡</sup> O, Q outputs       |                                                               | V <sub>CC</sub> = 5.25 V <sub>1</sub>      | V 07V                                       |      |      | 20    |      |
| OZH.                                 | H' I/O ports                                                  | VCC = 5.25 V,                              | $V_0 = 2.7 V$                               |      | ·    | 100   | μА   |
| lozL <sup>‡</sup> O, Q outputs       | O, Q outputs                                                  | V 606V                                     | V- 04V                                      |      |      | -20   |      |
|                                      | $V_{CC} = 5.25 \text{ V}, \qquad V_{O} \approx 0.4 \text{ V}$ |                                            |                                             | -100 | μΑ   |       |      |
| lj .                                 |                                                               | $V_{CC} = 5.25 V$ ,                        | V <sub>i</sub> = 5.5 V                      |      |      | 0.2   | mA   |
| 1ιμ <sup>‡</sup><br>1ι∟ <sup>‡</sup> |                                                               | V <sub>CC</sub> = 5.25 V,                  | V <sub>I</sub> ≈ 2.7 V                      |      |      | 25    | μА   |
| 1 <sub>Մ</sub> .‡                    |                                                               | V <sub>CC</sub> ≈ 5.25 V,                  | V <sub>I</sub> = 0.4 V                      |      |      | -0.25 | mA   |
| los§                                 |                                                               | V <sub>CC</sub> = 5.25 V,                  | V <sub>O</sub> = 0.5 V                      | -30  | -70  | -130  | mA   |
| lcc                                  |                                                               | V <sub>CC</sub> = 5.25 V,<br>Outputs open, | V <sub>I</sub> = 0,<br>OE = V <sub>IH</sub> |      |      | 210   | mA   |
| Ci                                   |                                                               | f = 1 MHz,                                 | V <sub>I</sub> = 2 V                        |      | 7    |       | pF   |
| Co                                   |                                                               | f = 1 MHz,                                 | V <sub>O</sub> = 2 V                        |      | 8    |       | ρF   |
| C <sub>clk</sub>                     |                                                               | f = 1 MHz,                                 | V <sub>CLK</sub> = 2 V                      |      | 12   |       | pF   |

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER          | FROM<br>(INPUT)                                   | TO<br>(OUTPUT)        | TEST CONDITION | MIN  | түр† | MAX | UNIT |
|--------------------|---------------------------------------------------|-----------------------|----------------|------|------|-----|------|
|                    | witt                                              | nout feedback         |                | 71.4 |      |     |      |
| f <sub>max</sub> ¶ | with internal feedback<br>(counter configuration) |                       | 7              | 58.8 |      |     | MHz  |
| ſ                  | with e                                            | xternal feedback      |                | 55.5 |      |     |      |
| <sup>t</sup> pd    | I, I/O                                            | 0, 1/0                | R1 = 200 Ω,    | 3    | 8    | 10  |      |
| t <sub>pd</sub>    | CLKÎ                                              | Q                     | R2 = 390 Ω,    | 2    | 5    | 8   | ns   |
| tpd#               | CLKT                                              | Feedback input        | See Figure 6   |      |      | 7   | ns   |
| t <sub>en</sub>    | OE↓                                               | Q                     |                | 2    | 6    | 10  | ns   |
| <sup>t</sup> dis   | OE↑                                               | Q                     |                | 2    | 6    | 10  | ns   |
| t <sub>en</sub>    | I, I/O                                            | 0, 1/0                |                | 3    | 8    | 10  | ns   |
| <sup>t</sup> dis   | I, I/O                                            | 0, I/O                | $\neg$         | 2    | 8    | 10  | ns   |
| t <sub>sk(o)</sub> | Skew between                                      | en registered outputs | $\neg$         |      | 0.5  |     | ns   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} \approx 5$  V,  $T_A = 25$ °C.

<sup>‡</sup> I/O leakage is the worst case of IOZL and IIL or IOZH and IIH respectively.

Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. Vo is set at 0.5 V to avoid test problems caused by test equipment ground degradation.

See section for f<sub>max</sub> specifications, f<sub>max</sub> does not apply for TIBPAL20L8'.

<sup>#</sup> This parameter applies to TIBPAL20R4' and TIBPAL20R6' only (see Figure 4 for illustration) and is calculated from the measured f<sub>max</sub> with internal feedback in the counter configuration.

This parameter is the measurement of the difference between the fastest and slowest tpd (CLK-to-Q) observed when multiple registered outputs are switching in the same direction.

## TIBPAL20L8-10C, TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C HIGH-PERFORMANCE IMPACT-XTM PAL® CIRCUITS

SRPS008A - D3336, OCTOBER 1989 - REVISED MARCH 1992

#### programming information

Texas Instruments programmable logic devices can be programmed using widely available software and inexpensive device programmers.

Complete programming specifications, algorithms, and the latest information on hardware, software, and firmware are available upon request. Information on programmers capable of programming Texas Instruments programmable logic is also available, upon request, from the nearest TI field sales office, local authorized TI distributor, or by calling Texas Instruments at (214) 997-5666.

#### preload procedure for registered outputs (see Figure 1 and Note 3)

The output registers can be preloaded to any desired state during device testing. This permits any state to be tested without having to step through the entire state-machine sequence. Each register is preloaded individually by following the steps given below.

- Step 1. With V<sub>CC</sub> at 5 volts and Pin 1 at V<sub>IL</sub>, raise Pin 13 to V<sub>IHH</sub>.
- Step 2. Apply either V<sub>IL</sub> or V<sub>IH</sub> to the output corresponding to the register to be preloaded.
- Step 3. Pulse Pin 1, clocking in preload data.
- Step 4. Remove output voltage, then lower Pin 13 to V<sub>IL</sub>. Preload can be verified by observing the voltage level at the output pin.



Figure 1. Preload Waveforms

NOTE 3:  $t_d = t_{BH} = t_h = 100 \text{ ns to } 1000 \text{ ns } V_{IHH} = 10.25 \text{ V to } 10.75 \text{ v}$ 

# TIBPAL20L8-10C, TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C HIGH-PERFORMANCE IMPACT-X<sup>TM</sup> PAL<sup>®</sup> CIRCUITS

SRPS008A - D3336, OCTOBER 1989 - REVISED MARCH 1992

#### power-up reset (see Figure 2)

Following power up, all registers are reset to zero. This feature provides extra flexibility to the system designer and is especially valuable in simplifying state-machine initialization. To ensure a valid power-up reset, it is important that the rise of  $V_{CC}$  be monotonic. Following power-up reset, a low-to-high clock transition must not occur until all applicable input and feedback setup times are met.



<sup>†</sup> This is the power-up reset time and applies to registered outputs only. The values shown are from characterization data.

<sup>‡</sup> This is the setup time for input or feedback.

Figure 2. Power-Up Reset Waveforms

#### fmax SPECIFICATIONS

#### fmax without feedback, see Figure 3

In this mode, data is presented at the input to the flip-flop and clocked through to the Q output with no feedback. Under this condition, the clock period is limited by the sum of the data setup time and the data hold time  $(t_{su} + t_h)$ . However, the minimum  $f_{max}$  is determined by the minimum clock period  $(t_w high + t_w low)$ .

Thus,  $f_{max}$  without feedback =  $\frac{1}{(t_{w}high + t_{w}low)}$  or  $\frac{1}{(t_{su} + t_{h})}$ .



Figure 3. fmax Without Feedback

#### fmax with internal feedback, see Figure 4

This configuration is most popular in counters and on-chip state-machine designs. The flip-flop inputs are defined by the device inputs and flip-flop outputs. Under this condition, the period is limited by the internal delay from the flip-flop outputs through the internal feedback and logic array to the inputs of the next flip-flop.

Thus, fmax with internal feedback = 
$$\frac{1}{(t_{SU} + t_{Dd} CLK - to - FB)}$$

Where tpd CLK-to-FB is the deduced value of the delay from CLK to the input of the logic array.



Figure 4. f<sub>max</sub> With Internal Feedback

#### fmax SPECIFICATIONS

#### f<sub>max</sub> with external feedback, see Figure 5

This configuration is a typical state-machine design with feedback signals sent off-chip. This external feedback could go back to the device inputs or to a second device in a multi-chip state machine. The slowest path defining the period is the sum of the clock-to-output time and the input setup time for the external signals  $(t_{su} + t_{pd} CLK-to-Q)$ .

Thus, fmax with external feedback =  $\frac{1}{(t_{SU} + t_{pd} CLK - to - Q)}$ .



Figure 5. f<sub>max</sub> With External Feedback

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance and is 50 pF for  $t_{pd}$  and  $t_{en}$ , 5 pF for  $t_{dis}$ .

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_{f}$  =  $t_{f} \leq$  2 ns, duty cycle = 50%.
- D. When measuring propagation delay times of 3-state outputs, switch S1 is closed.
- E. Equivalent loads may be used for testing.

Figure 6. Load Circuit and Voltage Waveforms



# TIBPAL20L8-10C, TIBPAL20R4-10C, TIBPAL20R6-10C, TIBPAL20R8-10C HIGH-PERFORMANCE $IMPACT-X^{TM}$ $PAL^{(R)}$ CIRCUITS

SRPS008A - D3336, OCTOBER 1989 - REVISED MARCH 1992



75

**TYPICAL CHARACTERISTICS** 



Figure 7

T<sub>A</sub> - Free-Air Temperature - °C

PROPAGATION DELAY TIME

25

0



Figure 8

### 

Figure 9

TA - Free- Air Temperature - °C

50





Figure 10

75

Propagation Delay Time - ns

#### TYPICAL CHARACTERISTICS





†Outputs switching in the same direction (tpLH compared to tpLH/tpHL to tpHL)



## This datasheet has been downloaded from:

www. Data sheet Catalog.com

Datasheets for electronic components.

## **Texas Instruments**

http://www.ti.com

This file is the datasheet for the following electronic components:

PAL20R4 - http://www.ti.com/product/pal20r4?HQS=TI-null-null-dscatalog-df-pf-null-wwe

TIBPAL20R3 - http://www.ti.com/product/tibpal20r3?HQS=TI-null-null-dscatalog-df-pf-null-wwe

PAL20R8 - http://www.ti.com/product/pal20r8?HQS=TI-null-null-dscatalog-df-pf-null-wwe

PAL20R6 - http://www.ti.com/product/pal20r6?HQS=TI-null-null-dscatalog-df-pf-null-wwe