



Order

Now



#### LM7705

SNVS420D-NOVEMBER 2008-REVISED MAY 2018

## LM7705 Low-Noise Negative Bias Generator

Technical

Documents

#### Features 1

- Regulated Output Voltage -0.232 V
- **Output Voltage Tolerance 5%**
- Output Voltage Ripple 4 mV<sub>PP</sub>
- Supply Voltage 3 V to 5.25 V
- Conversion Efficiency Up to 98%
- Quiescent Current 78 µA
- Shutdown Current 20 nA
- Turnon Time 500 µs
- Operating Temperature Range -40°C to 125°C
- 8-Pin VSSOP Package

#### Applications 2

- True Zero Amplifier Outputs
- Portable Instrumentation
- Low-Voltage Split-Power Supplies

## 3 Description

Tools &

Software

The LM7705 device is a switched capacitor voltage inverter with a low noise, -0.23 V fixed negative voltage regulator. This device is designed to be used with low voltage amplifiers to enable the amplifiers output to swing to zero volts. The -0.23 V is used to supply the negative supply pin of an amplifier while maintaining less then 5.5 V across the amplifier. Railto-Rail output amplifiers cannot output zero volts when operating from a single-supply voltage and can result in error accumulation due to amplifier output saturation voltage being amplified by following gain stages. A small negative supply voltage will prevent the amplifiers output from saturating at zero volts and will help maintain an accurate zero through a signal processing chain. Additionally, when an amplifier is used to drive an input of the ADC, the amplifier can output a zero voltage signal and the full input range of an ADC can be used. The LM7705 device has a minimize shutdown pin to standby power consumption.

Support &

Community

20

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| LM7705      | VSSOP (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.







2

# **Table of Contents**

| 1 |      | tures                            |    |   |
|---|------|----------------------------------|----|---|
| 2 | Арр  | lications                        | 1  |   |
| 3 | Des  | cription                         | 1  |   |
| 4 | Rev  | ision History                    | 2  | 2 |
| 5 | Pin  | Configuration and Functions      | 3  | 3 |
| 6 | Spe  | cifications                      | 3  | 3 |
|   | 6.1  | Absolute Maximum Ratings         | 3  | 3 |
|   | 6.2  | ESD Ratings                      | 3  | 3 |
|   | 6.3  | Recommended Operating Conditions | 4  | ł |
|   | 6.4  | Thermal Information              | 4  | ŧ |
|   | 6.5  | 3.3-V Electrical Characteristics | 4  | ŧ |
|   | 6.6  | 5-V Electrical Characteristics   | 5  | 5 |
|   | 6.7  | Typical Characteristics          | 6  | 6 |
| 7 | Deta | ailed Description                | 10 | ) |
|   | 7.1  | Overview                         | 10 | ) |
|   | 7.2  | Functional Block Diagram         |    |   |
|   |      |                                  |    |   |

|    | 7.3   | Feature Description               | 10 |
|----|-------|-----------------------------------|----|
|    | 7.4   | Device Functional Modes           | 10 |
| 8  | Appl  | lication and Implementation       | 14 |
|    | 8.1   | Application Information           | 14 |
|    | 8.2   | Typical Application               | 16 |
| 9  | Pow   | er Supply Recommendations         | 18 |
| 10 | Layo  | out                               | 19 |
|    | 10.1  | Layout Guidelines                 | 19 |
|    | 10.2  | Layout Examples                   | 19 |
| 11 | Devi  | ice and Documentation Support     | 20 |
|    | 11.1  | Community Resources               | 20 |
|    | 11.2  | Trademarks                        | 20 |
|    | 11.3  | Electrostatic Discharge Caution   | 20 |
|    | 11.4  | Glossary                          | 20 |
| 12 | Мес   | hanical, Packaging, and Orderable |    |
|    | Infor | mation                            | 20 |
|    |       |                                   |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | Changes from Revision C (September 2015) to Revision D                                                           | Page |
|---|------------------------------------------------------------------------------------------------------------------|------|
| • | Deleted 'Maximum Output Current 26 mA' from Features list                                                        | 1    |
| • | Deleted I <sub>O</sub> _MAX spec from 3.3-V Electrical Characteristics and 5-V Electrical Characteristics tables | 4    |
| С | Changes from Revision B (March 2013) to Revision C                                                               | Page |
|   | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional |      |

#### Changes from Revision A (November 2008) to Revision B

Changed layout of National Semiconductor Data Sheet to TI format ...... 19

XAS STRUMENTS

www.ti.com

Page



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN              |     | ТҮРЕ   | DESCRIPTION                                                                        |  |  |  |
|------------------|-----|--------|------------------------------------------------------------------------------------|--|--|--|
| NAME             | NO. |        | DESCRIPTION                                                                        |  |  |  |
| C <sub>F+</sub>  | 1   | Analog | C <sub>FLY</sub> Positive Capacitor Connection                                     |  |  |  |
| V <sub>SS</sub>  | 2   | Ground | Power Ground                                                                       |  |  |  |
| SD               | 3   | Input  | Shutdown Pin<br>If SD pin is LOW, device is ON<br>If SD pin is HIGH, device is OFF |  |  |  |
| V <sub>DD</sub>  | 4   | Power  | Positive Supply Voltage                                                            |  |  |  |
| V <sub>SS</sub>  | 5   | Ground | Power Ground                                                                       |  |  |  |
| V <sub>OUT</sub> | 6   | Output | Output Voltage                                                                     |  |  |  |
| C <sub>RES</sub> | 7   | Analog | Reserve Capacitor Connection                                                       |  |  |  |
| C <sub>F-</sub>  | 8   | Analog | C <sub>FLY</sub> Negative Capacitor Connection                                     |  |  |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                  |                                 | MIN                   | MAX            | UNIT |
|--------------------------------------------------|---------------------------------|-----------------------|----------------|------|
| Supply voltage V <sub>DD</sub> - V <sub>SS</sub> |                                 |                       | 5.75           | V    |
| SD                                               |                                 | V <sub>DD</sub> + 0.3 | $V_{SS} - 0.3$ | V    |
| Junction temperature <sup>(2)</sup>              |                                 |                       | 150            | °C   |
| Mounting temperature                             | Infrared or Convection (20 sec) |                       | 260            | °C   |
| Storage temperature, T <sub>stg</sub>            |                                 | -65                   | 150            | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | V    |
|                    |                         | Machine model <sup>(3)</sup>                                                   | ±200  |      |

(1) Human Body Model, applicable std. MIL-STD-883, Method 3015.7.

(2) Field induced Charge-Device Model, applicable std. JESD22–C101–C. (ESD FICDM std of JEDEC).

(3) Machine model, applicable std JESD22-A115-A (ESSD MM srd of JEDEC).

SNVS420D-NOVEMBER 2008-REVISED MAY 2018

www.ti.com

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                        | MIN  | MAX  | UNIT |
|--------------------------------------------------------|------|------|------|
| Supply voltage (V <sub>DD</sub> to GND)                | 3    | 5.25 | V    |
| Supply voltage (V <sub>DD</sub> wrt V <sub>OUT</sub> ) | 3.23 | 5.48 | V    |
| Temperature range                                      | -40  | 125  | °C   |

## 6.4 Thermal Information

|                |                                        | LM77005     |      |
|----------------|----------------------------------------|-------------|------|
|                | THERMAL METRIC <sup>(1)</sup>          | DGK (VSSOP) | UNIT |
|                |                                        | 8 PINS      |      |
| $R_{\thetaJA}$ | Junction-to-ambient thermal resistance | 253         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 3.3-V Electrical Characteristics

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.3 \text{ V}$ ,  $V_{SS} = 0 \text{ V}$ , SD = 0 V,  $C_{FLY} = 5 \mu$ F,  $C_{RES} = 22 \mu$ F,  $C_{OUT} = 22 \mu$ F.

|                     | PARAMETER                     | TEST C                                                                       | ONDITIONS                | MIN <sup>(1)</sup>  | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT             |  |
|---------------------|-------------------------------|------------------------------------------------------------------------------|--------------------------|---------------------|--------------------|--------------------|------------------|--|
|                     |                               |                                                                              | I <sub>OUT</sub> = 0 mA  | $T_A = 25^{\circ}C$ | -0.24<br>2         | -0.232             | -0.219           |  |
| V <sub>OUT</sub>    | Output Voltage                | I <sub>OUT</sub> = 0 IIIA                                                    | -40°C to 125°C           | -0.25<br>1          |                    | -0.209             | V                |  |
|                     | Ouiput voitage                | L                                                                            | $T_A = 25^{\circ}C$      | -0.24<br>2          | -0.226             | -0.219             | v                |  |
|                     |                               | I <sub>OUT</sub> = −20 mA                                                    | -40°C to 125°C           | -0.25<br>1          |                    | -0.209             |                  |  |
| V <sub>R</sub>      | Output Voltage Ripple         | I <sub>OUT</sub> = −20 mA                                                    |                          |                     | 4                  |                    | mV <sub>PP</sub> |  |
| I.                  | Supply Current                | No Load                                                                      | $T_A = 25^{\circ}C$      | 50                  | 78                 | 100                | μA               |  |
| I <sub>S</sub>      | Supply Current                | NO LOAU                                                                      | -40°C to 125°C           |                     |                    | 150                | μΑ               |  |
| I <sub>SD</sub>     | Shutdown Supply Current       | $SD = V_{DD}$                                                                |                          |                     | 20                 |                    | nA               |  |
| ηpower              | Current Conversion Efficiency | −5 mA ≤ I <sub>OUT</sub> ≤<br>−20 mA                                         |                          |                     | 98%                |                    |                  |  |
| η <sub>POWER</sub>  | Current Conversion Efficiency | I <sub>OUT</sub> = −5 mA                                                     | I <sub>OUT</sub> = −5 mA |                     | 98%                |                    |                  |  |
| t <sub>ON</sub>     | Turnon Time                   | I <sub>OUT</sub> = −5 mA                                                     |                          |                     | 500                |                    | μS               |  |
| t <sub>OFF</sub>    | Turnoff Time                  | I <sub>OUT</sub> = −5 mA                                                     |                          |                     | 700                |                    | μS               |  |
| t <sub>OFF CP</sub> | Turnoff Time Charge Pump      | I <sub>OUT</sub> = −5 mA                                                     |                          |                     | 11                 |                    | μS               |  |
| 7                   | Output Impedance              | −1 mA ≤ I <sub>OUT</sub> ≤                                                   | $T_A = 25^{\circ}C$      |                     | 0.23               | 0.8                | Ω                |  |
| Z <sub>OUT</sub>    | Output Impedance              | -20 mA                                                                       | -40°C to 125°C           |                     |                    | 1.3                | 52               |  |
| f <sub>osc</sub>    | Oscillator Frequency          |                                                                              |                          |                     | 92                 |                    | kHz              |  |
| N/                  | Shutdown Input Low            | $T_A = 25^{\circ}C$                                                          |                          |                     |                    | 1.6                | V                |  |
| VIL                 | Shutdown Input Low            | -40°C to 125°C                                                               |                          |                     |                    | 1.25               | v                |  |
| V                   | Shutdown Input High           | $T_A = 25^{\circ}C$                                                          |                          | 1.85                |                    |                    | V                |  |
| VIH                 | Shutdown Input High           | -40°C to 125°C                                                               |                          | 2.15                |                    |                    | V                |  |
| I <sub>C</sub>      | Shutdown Pin Input Current    | $SD = V_{DD}$                                                                |                          |                     | 50                 |                    | pА               |  |
|                     |                               | $0 \text{ mA} \le I_{\text{OUT}} \le T_{\text{A}} = 25^{\circ}\text{C}$ 0.12 | 0.12                     | 0.6                 | %/mA               |                    |                  |  |
|                     | Load Regulation               | -20 mA                                                                       | -40°C to 125°C           |                     |                    | 0.85               | 70/111A          |  |

(1) All limits are specified by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.



## 3.3-V Electrical Characteristics (continued)

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.3$  V,  $V_{SS} = 0$  V, SD = 0 V,  $C_{FLY} = 5 \mu$ F,  $C_{RES} = 22 \mu$ F,  $C_{OUT} = 22 \mu$ F.

| PARAMETER       | TEST CONDITIONS                |                     | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT    |
|-----------------|--------------------------------|---------------------|--------------------|--------------------|--------------------|---------|
| Line Degulation | 3 V ≤ V <sub>DD</sub> ≤ 5.25 V | $T_A = 25^{\circ}C$ | -0.2               | 0.29               | 0.7                | 0/ /\ / |
|                 | (No Load)                      | -40°C to 125°C      |                    |                    | 1.1                | - %/V   |

## 6.6 5-V Electrical Characteristics

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V_{DD} = 5.0V$ ,  $V_{SS} = 0V$ , SD = 0V,  $C_{FLY} = 5 \ \mu$ F,  $C_{RES} = 22 \ \mu$ F,  $C_{OUT} = 22 \ \mu$ F.

|                     | PARAMETER                     | TEST C                     | ONDITIONS             | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT             |
|---------------------|-------------------------------|----------------------------|-----------------------|--------------------|--------------------|--------------------|------------------|
|                     |                               |                            | T <sub>A</sub> = 25°C | -0.24<br>2         | -0.233             | -0.219             |                  |
| M                   |                               | I <sub>OUT</sub> = 0 mA    | -40°C to 125°C        | -0.25<br>1         |                    | -0.209             | V                |
| V <sub>OUT</sub>    | Output Voltage                | L 20 mA                    | T <sub>A</sub> = 25°C | -0.24<br>2         | -0.226             | -0.219             | V                |
|                     |                               | I <sub>OUT</sub> = −20 mA  | -40°C to 125°C        | -0.25<br>1         |                    | -0.209             |                  |
| V <sub>R</sub>      | Output Voltage Ripple         | I <sub>OUT</sub> = −20 mA  |                       |                    | 4                  |                    | mV <sub>PP</sub> |
|                     | Supply Current                | No Load                    | $T_A = 25^{\circ}C$   | 60                 | 103                | 135                |                  |
| I <sub>S</sub>      | Supply Current                | NO LOAD                    | -40°C to 125°C        |                    |                    | 240                | μA               |
| I <sub>SD</sub>     | Shutdown Supply Current       | $SD = V_{DD}$              |                       |                    | 20                 |                    | nA               |
| η <sub>POWER</sub>  | Current Conversion Efficiency | −5 mA ≤ I <sub>OUT</sub> ≤ | –20 mA                |                    | 98%                |                    |                  |
| η <sub>POWER</sub>  | Current Conversion Efficiency | I <sub>OUT</sub> = −5 mA   |                       |                    | 98%                |                    |                  |
| t <sub>ON</sub>     | Turnon Time                   | I <sub>OUT</sub> = −5 mA   |                       | 200                |                    |                    | μS               |
| t <sub>OFF</sub>    | Turnoff Time                  | I <sub>OUT</sub> = −5 mA   |                       |                    | 700                |                    | μs               |
| t <sub>OFF CP</sub> | Turnoff Time Charge Pump      | I <sub>OUT</sub> = −5 mA   |                       |                    | 11                 |                    | μS               |
|                     |                               | −1 mA ≤ I <sub>OUT</sub>   | $T_A = 25^{\circ}C$   |                    | 0.26               | 0.8                |                  |
| Z <sub>OUT</sub>    | Output Impedance              | ≤<br>−20 mA                | -40°C to 125°C        |                    |                    | 1.3                | Ω                |
| fosc                | Oscillator Frequency          |                            |                       |                    | 91                 |                    | kHz              |
| M                   | Chutdown Input Low            | $T_A = 25^{\circ}C$        |                       |                    |                    | 2.55               | V                |
| VIL                 | Shutdown Input Low            | -40°C to 125°C             | ;                     |                    |                    | 1.95               | v                |
| N/                  | Chutdown Input Lligh          | $T_A = 25^{\circ}C$        | T <sub>A</sub> = 25°C |                    | 2.8                |                    | V                |
| V <sub>IH</sub>     | Shutdown Input High           | -40°C to 125°C             | ;                     | 3.25               |                    |                    | v                |
| I <sub>C</sub>      | Shutdown Pin Input Current    | SD = V <sub>DD</sub>       |                       |                    | 50                 |                    | pА               |
|                     |                               | 0 mA ≤ I <sub>OUT</sub> ≤  | $T_A = 25^{\circ}C$   |                    | 0.14               | 0.6                | %/mA             |
|                     | Load Regulation               | -20 mA                     | -40°C to 125°C        |                    |                    | 0.85               | 70/IIIA          |
|                     |                               | $3 V \le V_{DD} \le$       | $T_A = 25^{\circ}C$   | -0.2               | 0.29               | 0.7                |                  |
|                     | Line Regulation               | 5.25 V (No<br>Load)        | -40°C to 125°C        | 1.1                |                    | 1.1                | %/V              |

(1) All limits are specified by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.

LM7705 SNVS420D-NOVEMBER 2008-REVISED MAY 2018 TEXAS INSTRUMENTS

www.ti.com

## 6.7 Typical Characteristics

 $V_{\text{DD}}$  = 3.3 V and  $T_{\text{A}}$  = 25°C unless otherwise noted.





## **Typical Characteristics (continued)**

 $V_{DD}$  = 3.3 V and  $T_A$  = 25°C unless otherwise noted.



## **Typical Characteristics (continued)**

 $V_{DD}$  = 3.3 V and  $T_A$  = 25°C unless otherwise noted.





## **Typical Characteristics (continued)**

 $V_{DD}$  = 3.3 V and  $T_A$  = 25°C unless otherwise noted.





## 7 Detailed Description

### 7.1 Overview

The LM7705 is a switched capacitor voltage inverter with a low-noise, -0.23-V fixed negative bias output. The part will operate over a supply voltage range of 3 V to 5.25 V. Applying a logical low level to the SD input will activate the part, and generate a fixed -0.23-V output voltage. The part can be disabled; the output is switched to ground level, by applying a logical high level to the SD input of the part.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Supply Voltage

The LM7705 will operate over a supply voltage range of 3 V to 5.25 V, and meet the specifications given in the 3.3-V *Electrical Characteristics* Table. Supply voltage lower than 3.3 V will decrease performance (The output voltage will shift towards zero, and the current sink capabilities will decrease) A voltage higher than 5.25 V will exceed the *Absolute Maximum Ratings* ratings and therefore damage the part.

#### 7.3.2 Output Voltage and Line Regulation

The fixed and regulated output voltage of -0.23 V has tight limits, as indicated in the 3.3-V *Electrical Characteristics* table, to ensure a stable voltage level. The usage of the pre- and post regulator in combination with the charge pump inverter ensures good line regulation of 0.29%/V

#### 7.3.3 Output Current and Load Regulation

The LM7705 can sink currents more than 26 mA, causing an output voltage shift to −200 mV. A specified load-regulation of 0.14% mA/V ensures a minor voltage deviation for load current up to 20 mA.

#### 7.3.4 Quiescent Current

The LM7705 consumes a quiescent current less than 100 µA. Sinking a load current, will result in a current conversion efficiency better than 90%, even for load currents of 1 mA, increasing to 98% for a current of 5mA.

#### 7.4 Device Functional Modes

#### 7.4.1 General Amplifier Application

This section will discuss a general DC coupled amplifier application. First, one of the limitations of a DC coupled amplifier is discussed. This is illustrated with two application examples. A solution is a given for solving this limitation by using the LM7705.

Due to the architecture of the output stage of general amplifiers, the output transistors will saturate. As a result, the output of a general purpose op amp can only swing to a few 100 mV of the supply rails. Amplifiers using CMOS technology do have a lower output saturation voltage. This is illustrated in Figure 22. For example, Texas Instruments' LM7332 can swing to 200 mV to the negative rail, for a 10-k $\Omega$  load, over all temperatures.



## **Device Functional Modes (continued)**



INPUT VOLTAGE (V)

Figure 22. Limitation of the Output of an Amplifier

The introduction of operational amplifiers with output rail-to-rail drive capabilities is a strong improvement and the (output) performance of op amps is for many applications no longer a limiting factor. For example, Texas Instruments' LMP7701 (a typical rail-to-rail op amp), has an output drive capability of only 50 mV over all temperatures for a 10-k $\Omega$  load resistance. This is close to the lower supply voltage rail.

However, for true zero output applications with a single supply, the saturation voltage of the output stage is still a limiting factor. This limitation has a negative impact on the functionality of true zero output applications. This is illustrated in Figure 23.



## Figure 23. Output Limitation for Single-Supply True Zero Output Application

In the One-Stage, Single-Supply True Zero Amplifier section, two applications will be discussed, showing the limitations of the output stage of an op amp in a single supply configuration:

- A single stage true zero amplifier, with a 12-bit ADC back end.
- A dual stage true zero amplifier, with a 12-bit ADC back end.

#### 7.4.1.1 One-Stage, Single-Supply True Zero Amplifier

This application shows a sensor with a DC output signal, amplified by a single supply op amp. The output voltage of the op amp is converted to the digital domain using an Analog to Digital Converter (ADC). Figure 24 shows the basic set-up of this application.



Figure 24. Sensor With DC Output and a Single-Supply Op Amp



#### **Device Functional Modes (continued)**

The sensor has a DC output signal that is amplified by the op amp. For an optimal signal-to-noise ratio, the output voltage swing of the op amp must be matched to the input voltage range of the Analog to Digital Converter (ADC). For the high side of the range this can be done by adjusting the gain of the op amp. However, the low side of the range cannot be adjusted and is affected by the output swing of the op amp.

#### Example:

Assume the output voltage range of the sensor is 0 to 90 mV. The available op amp is a LMP7701, using a 0/+5-V supply voltage, having an output drive of 50 mV from both rails. This results in an output range of 50 mV to 4.95V.

Select two resistors values for  $R_{G1}$  and  $R_{F1}$  that result in a gain of 50x. The output of the LMP7701 must swing from 0 mV to 4.5 V. The higher value is no problem, however the lower swing is limited by the output of the LM7701 and won't go below 50 mV instead of the desired 0 V, causing a non-linearity in the sensor reading. When using a 12-bit ADC, and a reference voltage of 5 V (having an ADC step size of approximate 1.2 mV), the output saturation results in a loss of the lower 40 quantization levels of the ADCs dynamic range.

#### 7.4.1.2 Two-Stage, Single-Supply True Zero Amplifier

This sensor application produces a DC signal, amplified by a two cascaded op amps, having a single supply. The output voltage of the second op amp is converted to the digital domain. Figure 25 shows the basic setup of this application.



Figure 25. Sensor With DC Output and a 2-Stage, Single-Supply Op Amp

The sensor generates a DC output signal. In this case, a DC coupled, 2-stage amplifier is used. The output voltage swing of the second op amp must me matched to the input voltage range of the Analog to Digital Converter (ADC). For the high side of the range this can be done by adjusting the gain of the op amp. However, the low side of the range can't be adjusted and is affected by the output drive of the op amp.

#### Example:

Assume; the output voltage range of the sensor is 0 to 90 mV. The available op amp is a LMP7702 (Dual LMP7701 op amp) that can be used for  $A_1$  and  $A_2$ . The op amp is using a 0/+5-V supply voltage, having an output drive of 50 mV from both rails. This results in an output range of 50 mV to 4.95 V for each individual amplifier.

Select two resistors values for  $R_{G1}$  and  $R_{F1}$  that result in a gain of 10x for the first stage (A<sub>1</sub>) and a gain of 5x for the second stage (A<sub>2</sub>) The output of the A<sub>2</sub> in the LMP7702 must swing from 0V to 4.5 V. This swing is limited by the 2 different factors:

- 1. The high voltage swing is no problem; however the low voltage swing is limited by the output saturation voltage of A<sub>2</sub> from the LM7702 and will not go below 50 mV instead of the desired 0 V.
- Another effect has more impact. The output saturation voltage of the first stage will cause an offset for the input of the second stage. This offset of A<sub>1</sub> is amplified by the gain of the second stage (10x in this example), resulting in an output offset voltage of 500mV. This is significantly more that the 50 mV (V<sub>DSAT</sub>) of A<sub>2</sub>.

When using a 12-bit ADC, and a reference voltage of 5 Volt (having an ADC step size of approximate 1.2 mV), the output saturation results in a loss of the lower 400 quantization levels of the ADCs dynamic range. This will cause a major non-linearity in the sensor reading.



#### **Device Functional Modes (continued)**

#### 7.4.1.3 Dual-Supply, True Zero Amplifiers

The limitations of the output stage of the op amp, as indicated in both examples, can be omitted by using a dual supply op amp. The output stage of the used op amp can then still swing from 50 mV of the supply rails. However, the functional output range of the op amp is now from ground level to a value near the positive supply rail. Figure 26 shows the output drive of an amplifier in a true zero output voltage application.



Figure 26. Amplifier Output Drive With a Dual-Supply

Disadvantages of this solution are:

- The usage of a dual-supply instead of a simple single supply is more expensive.
- A dual supply voltage for the op amps requires parts that can handle a larger operating range for the supply voltage. If the op amps used in the current solution cannot handle this, a redesign can be required.

A better solution is to use the LM7705. This low-noise negative bias generator has some major advantages with respect to a dual-supply solution:

- Operates with only a single positive supply, and is therefore a much cheaper solution.
- The LM7705 generates a negative supply voltage of only −0.23 V. This is more than enough to create a Truezero output for most op amps.
- In many applications, this *small* extension of the supply voltage range can be within the abs max rating for many op amps, so an expensive redesign is not necessary.

In the *Typical Application* section, a typical amplifier application will be evaluated. The performance of an amplifier will be measured in a single supply configuration. The results will be compared with an amplifier using a LM7705 supplying a negative voltage to the bias pin.

TEXAS INSTRUMENTS

www.ti.com

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

#### 8.1.1 Functional Description

The LM7705, low-noise negative bias generator, can be used for many applications requiring a fixed negative voltage. A key application for the LM7705 is an amplifier with a true zero output voltage using the original parts, while not exceeding the maximum supply voltage ratings of the amplifier.

The voltage inversion in the LM7705 is achieved using a switched capacitor technique with two external capacitors ( $C_{FLY}$  and  $C_{RES}$ ). An internal oscillator and a switching network transfers charge between the two storage capacitors. This switched capacitor technique is given in Figure 27.



Figure 27. Voltage Inverter

The internal oscillator generates two anti-phase clock signals. Clock 1 controls switches S1 and S2. Clock 2 controls switches S3 and S4. When Switches S1 and S2 are closed, capacitor  $C_{FLY}$  is charged to V<sup>+</sup>. When switches S3 and S4 are closed (S1 and S2 are open) charge from  $C_{FLY}$  is transferred to  $C_{RES}$  and the output voltage OUT is equal to  $-V^+$ .

Due to the switched capacitor technique, a small ripple will be present at the output voltage with a frequency of the oscillator. The magnitude of this ripple will increase for increasing output currents. The magnitude of the ripple can be influenced by changing the values of the used capacitors.

#### 8.1.2 Technical Description

As indicated in *Functional Description*, the main function of the LM7705 is to supply a stabilized negative bias voltage to a load, using only a positive supply voltage. A general block diagram for this charge pump inverter is given in Figure 28. The external power supply and load are added in this diagram as well.



Figure 28. LM7705 Architecture

The architecture given in Figure 28 shows that the LM7705 contains 3 functional blocks:

- Pre-regulator
- Charge pump inverter
- Post-regulator



### **Application Information (continued)**

The output voltage is stabilized by:

- · Controlling the power supplied from the power supply to the charge pump input by the pre-regulator
- The power supplied from the charge pump output to the load by the post-regulator.

A more detailed block diagram of the negative bias generator is given in Figure 29. The control of the preregulator is based on measuring the output voltage of the charge pump. The goal of the post-regulator is to provide an accurate controlled negative voltage at the output, and acts as a lowpass filter to attenuate the output voltage ripple. The voltage ripple is a result of the switching behavior of the charge pump and is dependent of the output current and the values of the used capacitors.



Figure 29. Charge Pump Inverter With Input and Output Control

In *Charge Pump Theory*, a simple equation will be derived that shows the relation between the ripple of the output current, the frequency of the internal clock generator and the value of the capacitor placed at the output of the LM7705.

#### 8.1.3 Charge Pump Theory

This section uses a simplified but realistic equivalent circuit that represents the basic function of the charge pump. The schematic is given in Figure 30.



Figure 30. Charge Pump

When the switch is in position A, capacitor  $C_{FLY}$  will charge to voltage  $V_1$ . The total charge on capacitor  $C_{FLY}$  is  $Q_1 = C_{FLY} \times V_1$ . The switch then moves to position B, discharging  $C_{FLY}$  to voltage  $V_2$ . After this discharge, the charge on  $C_{FLY}$  will be  $Q_2 = C_{FLY} \times V_2$ . The charge has been transferred from the source  $V_1$  to the output  $V_2$ . The amount of charge transferred is:

$$\Delta q = q1 - q2 = C_{FLY} (V1 - V2)$$
<sup>(1)</sup>

When the switch changes between A and B at a frequency f, the charge transfer per unit time, or current is:

$$I = f \Delta q = f C_{FLY} (V1 - V2)$$

The switched capacitor network can be replaced by an equivalent resistor, as indicated in Figure 31.

(2)



V2

The value of this resistor is dependent on both the capacitor value and the switching frequency as given in Equation 3

CRES

REQ

$$I = \frac{V1 - V2}{\left(\frac{1}{f C_{ELY}}\right)} = \frac{V1 - V2}{R_{EQ}}$$

The value for  $R_{EQ}$  can be calculated from Equation 3 and is given in Equation 4

$$R_{EQ} = \left(\frac{1}{f C_{FLY}}\right)$$
(4)

Equation 4 show that the value for the resistance at an increased internal switching frequency, allows a lower value for the used capacitor.

## 8.2 Typical Application

This section shows the measurement results of a true zero output amplifier application with an analog to digital converter (ADC) used as back-end. The biasing of the op amp can be done in two ways:

- A single supply configuration
- A single supply in combination with the LM7705, extending the negative supply from ground level to a fixed –0.23 Voltage.

LMP7701

VREF

ADC

ADC122S021

SDO



CRES



LM7705

(3)



### **Typical Application (continued)**

### 8.2.1 Design Requirements

The key specifications of the used components are shown in Table 1.

| PARAMETERS                           | EXAMPLE VALUE       |  |  |  |  |  |  |  |
|--------------------------------------|---------------------|--|--|--|--|--|--|--|
| SUPPLY VOLTAGE/REFERENCE VOLTAGE     |                     |  |  |  |  |  |  |  |
| Supply voltage                       | 5 V                 |  |  |  |  |  |  |  |
| ADC Voltage Reference                | 5 V                 |  |  |  |  |  |  |  |
| LMP7701                              |                     |  |  |  |  |  |  |  |
| V <sub>DSAT</sub> (typical)          | 18 mV               |  |  |  |  |  |  |  |
| V <sub>DSAT</sub> (over temperature) | 50 mV               |  |  |  |  |  |  |  |
| LM7705                               |                     |  |  |  |  |  |  |  |
| Output voltage ripple                | 4 mV <sub>PP</sub>  |  |  |  |  |  |  |  |
| Output voltage noise                 | 10 mV <sub>PP</sub> |  |  |  |  |  |  |  |
| ADC                                  |                     |  |  |  |  |  |  |  |
| Туре                                 | ADC122S021          |  |  |  |  |  |  |  |
| Resolution                           | 12-bit              |  |  |  |  |  |  |  |
| Quantization level                   | 5V/4096 = 1.2 mV    |  |  |  |  |  |  |  |

#### **Table 1. Design Parameters**

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Basic Setup

The basic setup of this true zero output amplifier is given in Figure 32. The LMP7701 op amp is configured as a voltage follower to demonstrate the output limitation, due to the saturation of the output stage. The negative power supply pin of the op amp can be connected to ground level or to the output of the negative bias generator, to demonstrate the  $V_{DSAT}$  effect at the output voltage range.

The output voltage of the LMP7701 is converted to the digital domain using an ADC122S021. This is an 12-bit analog to digital converter with a serial data output. Data processing and graphical displaying is done with a computer. The negative power supply pin of the op amp can be connected to ground level or to the output of the negative bias generator, to demonstrate the effect at the output voltage range of the op amp.



### 8.2.3 Application Curves

The output voltage range of the LMP7701 has been measured, especially the range to ground level. A small DC signal, with a voltage swing of 50 mV<sub>PP</sub> is applied to the input. The digitized output voltage of the op amp is measured over a given time period, when its negative supply pin is connected to ground level or connected to the output of the LM7705.

Figure 33 shows the digitized output voltage of the op amp when its negative supply pin is connected to ground level. The output of the amplifier saturates at a level of 14 mv (this is in line with the typical value of 18 mV given in the datasheet) The graph shows some fluctuations (1-bit quantization error). Figure 34 show the digitized output voltage of the op amp when its negative supply pin is connected to the output of the LM7705. Again, the graph shows some 1-bit quantization errors caused by the voltage ripple and output noise. In this case the op amps output level can reach the true zero output level.

Figure 33 and Figure 34 show that:

- With a single supply, the output of the amplifier is limited by the V<sub>DSAT</sub> of the output stage.
- The amplifier can be used as a true zero output using a LM7705.
- The quantization error of the digitized output voltage is caused by the noise and the voltage ripple.
- Using the LM7705 does not increase the quantization error in this set up.



## 9 Power Supply Recommendations

To prevent large variations at the  $V_{DD}$  pin of the package it is recommended to add a decouple capacitor as close to the pin as possible.



## 10 Layout

The LM7705 is a switched capacitor voltage inverter. This means that charge is transferred from different

external capacitors, to generate a negative voltage. For this reason the part is very sensitive for contact resistance between the package and external capacitors. TI also recommends to use low ESR capacitors for  $C_{FLY}$ ,  $C_{RES}$  and  $C_{OUT}$  in combination with short traces.

The output voltage noise can be suppressed using a small RF capacitor, will a value of, for example, 100 nF.

## 10.2 Layout Examples

Figure 35 contains a layout example for the LM7705.



Figure 35. Example PCB Layout: Top layer







## **11** Device and Documentation Support

## 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.2 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



8-May-2018

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LM7705MM/NOPB    | ACTIVE | VSSOP        | DGK     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | F26A           | Samples |
| LM7705MME/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | F26A           | Samples |
| LM7705MMX/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 3500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | F26A           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



8-May-2018

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| * | All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|---|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | LM7705MM/NOPB              | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
|   | LM7705MME/NOPB             | VSSOP           | DGK                | 8 | 250  | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ſ | LM7705MMX/NOPB             | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

8-May-2018



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM7705MM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LM7705MME/NOPB | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| LM7705MMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |

DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated