## PlanAhead Design and Analysis Tool

A faster, more efficient design solution to help achieve your performance goals.

PlanAhead<sup>™</sup> offers an RTL to bit stream design flow with new and improved user interface and project management capabilities. With PlanAhead software, you can view implementation and timing results to easily analyze critical logic, and make targeted decisions to improve design performance with floorplanning, constraint modification, and many Synthesis and Implmentation settings. It helps you make tradeoffs between RTL Coding and Synthesis and Implementation, with extensive design exploration and analysis features.

With convenient access through integration with the ISE Project Navigator, PlanAhead software extends the methodology of the logic design flow to help you get the most out of your design through floorplanning, multiple implementation runs, hierarchy exploration, quick timing analysis, and block based implementation.

PlanAhead software also provides an easy and convenient method of creating & inserting the ChipScope<sup>™</sup> Pro debug cores to simplify the process of on-chip verification.

| Design Entry for<br>RTL, IP, EDK and<br>DSP Designs | Provides a comprehensive cockpit for creating and verifying RTL designs in<br>either Verilog or VHDL, including access to the Xilinx IP catalog through<br>CORE Generator integration. PlanAhead includes an RTL technology view,<br>where a fast elaboration of RTL sources will yield access to a schematic<br>view, resource and power estimation. Management of synthesis runs is<br>achieved through integration with XST.<br>Offers integration with Xilinx Platform Studio (XPS) and System Generator<br>for DSP designs. Create and add XPS and DSP subsystems to a project<br>through the .xmp and .sgp source type. Integration support also includes<br>importing and converting ISE® tools projects to PlanAhead design tool<br>projects and generating files from the XPS tool appropriately in the<br>synthesis and implementation flow tools. |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Design Verification                                 | Integrated with ISE Simulator to perform behavioral and functional<br>verification of HDL code and IP at various stages of the design. PlanAhead<br>also allows you to choose Mentor Graphics simulators as the target<br>simulator in the project settings, enabling multiple simulation filesets with<br>their own sets of properties. Simultaneously create and maintain multiple<br>simulation configurations which could vary in areas such as the testbench<br>being used or other simulation properties.                                                                                                                                                                                                                                                                                                                                              |

| Simplified Pin<br>Planning                    | Provides features to help you simplify the complexities of pin assignments<br>with an environment for fully automatic or semi-automated assignment of<br>I/O ports to physical Package Pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Synthesis and<br>Implementation<br>Management | Includes an exploration tool to help with experimentation of HDL, tool<br>options, and floorplanning trials to achieve design closure. By managing<br>multiple runs, PlanAhead allows you to execute multiple trials based on<br>strategies the user defines or predefined strategies shipped as factory<br>defaults. In a Linux environment, PlanAhead software provides the ability to<br>execute runs in parallel on remote hosts.                                                                                                                                                                                                                                                     |
| Design Analysis and<br>Floorplanning          | Provides extensive capabilities to help designers achieve design closure.<br>This includes a GUI with comprehensive cross-probing to analyize your<br>designs and track issues such as timing violations and DRCs and then trace<br>them back to schematics, netlists and constraints. This allows designers to<br>experiment with physical constraints such as pblocks (area groups) and<br>location constraints for cell instances.                                                                                                                                                                                                                                                     |
| Design Debug                                  | Provides integration with ChipScope Pro and provides the ability to insert<br>logic which works in conjunction with the ChipScope Analyzer tool to<br>facilitate logic analysis and debug in the lab when your design is running on<br>a device.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Hierarchical Design<br>Methodology            | Provides the graphical user interface to control hierarchical design flows for<br>the ISE implementation tools, including support for the Design Preservation<br>and Team Based Design flows. The Design Preservation Flows allow users to<br>implement critical portions of their design and then "preserve" them while<br>iterating on other portions of the design, which ensures that critical logic is<br>not perturbed by further logic development. Team Based Design builds on<br>Design Preservation flow to allow parallel implementation of modules by<br>separate members of a design team, with integration and assembly of the<br>top level performed by other individuals. |
| Signal Integrity                              | Includes functionality allowing users to analyze pinouts for Simultaneous<br>Switching Noise (SSN) or Weighted Average Simultaneous Switching Output<br>(WASSO), based on device family. This allows designers to more easily limit<br>the amount of ground bounce present immediately at the output of the                                                                                                                                                                                                                                                                                                                                                                               |

|                 | FPGA and prevent corruption of the operation of other devices driven by the FPGA.                                                                                                                                                                                                                                                                                                       |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timing Analysis | Includes a flexible, integrated timing analyzer allowing you to estimate<br>route delays before running place and route. This capability can be used in<br>various modes during different stages of design completion. It can provide<br>early estimations of path delays to assist during floorplanning, as well as for<br>detailed path tracing, debugging and constraint assignment. |