## Touch A/D Flash MCU # **BS84B04C** Revision: V1.22 Date: February 21, 2025 www.holtek.com # **Table of Contents** | Features | 6 | |------------------------------------------------------------|----| | CPU Features | 6 | | Peripheral Features | 6 | | Development Tools | 6 | | General Description | 7 | | Block Diagram | 7 | | Pin Assignment | 8 | | Pin Descriptions | | | Absolute Maximum Ratings | | | D.C. Electrical Characteristics | | | Operating Voltage Characteristics | | | Operating Current Characteristics | | | Standby Current Characteristics | 13 | | A.C. Characteristics | 13 | | High Speed Internal Oscillator – HIRC – Frequency Accuracy | | | Low Speed Internal Oscillator Characteristics – LIRC | 14 | | Operating Frequency Characteristic Curves | 14 | | System Start Up Time Characteristics | 14 | | Input/Output Characteristics | 15 | | Memory Characteristics | 16 | | LVR Electrical Characteristics | 16 | | Internal Reference Voltage Characteristics | 16 | | A/D Converter Electrical Characteristics | 17 | | I <sup>2</sup> C Electrical Characteristics | 17 | | Power-on Reset Characteristics | 18 | | System Architecture | | | Clocking and Pipelining | | | Program Counter | 20 | | Stack | 20 | | Arithmetic and Logic Unit – ALU | 21 | | Flash Program Memory | 21 | | Structure | | | Special Vectors | | | Look-up Table | | | Table Program Example | | | In Circuit Programming – ICP | | | On-Chip Debug Support – OCDS | 24 | | Data Memory | | |--------------------------------------------|----| | Structure | 25 | | General Purpose Data Memory | 25 | | Special Purpose Data Memory | 26 | | Special Function Register Description | 27 | | Indirect Addressing Registers – IAR0, IAR1 | | | Memory Pointers – MP0, MP1 | 27 | | Bank Pointer – BP | 28 | | Accumulator – ACC | 28 | | Program Counter Low Register – PCL | 28 | | Look-up Table Registers – TBLP, TBHP, TBLH | 28 | | Option Memory Mapping Register – ORMC | 29 | | Status Register – STATUS | 29 | | EEPROM Data Memory | 31 | | EEPROM Data Memory Structure | | | EEPROM Registers | 31 | | Reading Data from the EEPROM | 32 | | Writing Data to the EEPROM | | | Write Protection | 33 | | EEPROM Interrupt | 33 | | Programming Considerations | 33 | | Oscillators | 35 | | Oscillator Overview | | | System Clock Configurations | | | Internal High Speed RC Oscillator – HIRC | | | Internal 32kHz Oscillator – LIRC | | | Operating Modes and System Clocks | 36 | | System Clocks | | | System Operation Modes | | | Control Registers | | | Operating Mode Switching | | | Standby Current Considerations | 43 | | Wake-up | 43 | | Watchdog Timer | | | Watchdog Timer Clock Source | | | Watchdog Timer Control Register | | | Watchdog Timer Operation | | | | | | Reset and Initialisation | | | Reset Initial Conditions | | | | | | Input/Output Ports | | | Pull-high Resistors | | | Port A Wake-up | 52 | | I/O Port Control Registers | 52 | |----------------------------------------|-----| | I/O Port Source Current Selection | 53 | | Pin-shared Functions | 54 | | I/O Pin Structures | 58 | | Programming Considerations | 58 | | Timer Modules – TM | 59 | | Introduction | 59 | | TM Operation | 59 | | TM Clock Source | 59 | | TM Interrupts | 59 | | TM External Pins | 60 | | Programming Considerations | 60 | | Compact Type TM - CTM | 61 | | Compact Type TM Operation | 61 | | Compact Type TM Register Description | 62 | | Compact Type TM Operation Modes | 66 | | Analog to Digital Converter | 72 | | A/D Converter Overview | | | A/D Converter Register Description | 72 | | A/D Converter Reference Voltage | 75 | | A/D Converter Input Signals | 76 | | A/D Converter Operation | 76 | | Conversion Rate and Timing Diagram | 77 | | Summary of A/D Conversion Steps | 78 | | Programming Considerations | 79 | | A/D Conversion Function | 79 | | A/D Conversion Programming Examples | 80 | | Touch Key Function | 81 | | Touch Key Structure | 81 | | Touch Key Register Definition | 81 | | Touch Key Operation | 86 | | Touch Key Interrupt | 87 | | Programming Considerations | 87 | | I <sup>2</sup> C Interface | 87 | | I <sup>2</sup> C Interface Operation | 87 | | I <sup>2</sup> C Registers | 89 | | I <sup>2</sup> C Bus Communication | 91 | | I <sup>2</sup> C Bus Read/Write Signal | 93 | | I <sup>2</sup> C Time-out Control | 95 | | Interrupts | 96 | | Interrupt Registers | | | Interrupt Operation | 100 | | External Interrupt | 102 | | | | ## BS84B04C Touch A/D Flash MCU | Touch Key Interrupt | 102 | |--------------------------------------------------|-----| | I <sup>2</sup> C Interrupt | 102 | | Time Base Interrupts | 102 | | EEPROM Interrupt | 104 | | A/D Converter Interrupt | 104 | | Multi-function Interrupts | 104 | | TM Interrupts | 104 | | Interrupt Wake-up Function | 105 | | Programming Considerations | 105 | | Configuration Options | 106 | | Application Circuits | 106 | | Instruction Set | 107 | | Introduction | 107 | | Instruction Timing | 107 | | Moving and Transferring Data | 107 | | Arithmetic Operations | 107 | | Logical and Rotate Operation | 108 | | Branches and Control Transfer | 108 | | Bit Operations | 108 | | Table Read Operations | 108 | | Other Operations | 108 | | Instruction Set Summary | 109 | | Table Conventions | 109 | | Instruction Definition | 111 | | Package Information | 120 | | 8-pin SOP (150mil) Outline Dimensions | | | 10-pin MSOP (118mil) Outline Dimensions | 122 | | 10-pin DFN (3mm×3mm×0.75mm) Outline Dimensions | | | 16-pin NSOP (150mil) Outline Dimensions | | | 16-pin WI CSP (1 62mm×1 54mm) Outline Dimensions | 125 | 5 ## **Features** #### **CPU Features** - · Operating Voltage - f<sub>SYS</sub>=8MHz: 1.8V~5.5V - f<sub>SYS</sub>=12MHz: 2.7V~5.5V - f<sub>SYS</sub>=16MHz: 3.3V~5.5V - Up to $0.25\mu s$ instruction cycle with 16MHz system clock at $V_{DD}=5V$ - Power down and wake-up functions to reduce power consumption - · Oscillator types - Internal High Speed 8/12/16MHz RC HIRC - Internal Low Speed 32kHz RC LIRC - · Multi-mode operation: FAST, SLOW, IDLE and SLEEP - Fully integrated internal oscillators require no external components - All instructions executed in one or two instruction cycles - · Table read instructions - 61 powerful instructions - 4-level subroutine nesting - Bit manipulation instruction ## **Peripheral Features** - Flash Program Memory: 2K×16 - Data Memory: 256×8 - True EEPROM Memory: 32×8 - 4 touch key functions fully integrated without requiring external components - · Watchdog Timer function - Up to 14 bidirectional I/O lines - · Programmable I/O port source current for LED driving applications - Single external interrupt line shared with I/O pin - Four 10-bit Compact Type Timer Modules for time measure, compare match output, PWM output function - Dual Time Base functions for generation of fixed time interrupt signals - 8 external channel 12-bit resolution A/D converter with internal reference voltage $V_{VR}$ - I<sup>2</sup>C interface - Low voltage reset function - Package types: 8-pin SOP, 10-pin MSOP/DFN, 16-pin NSOP/ WLCSP ## **Development Tools** For rapid product development and to simplify device parameter setting, Holtek has provided relevant development tools which users can download from the following link: https://www.holtek.com/page/tool-detail/dev\_plat/touch/Touch\_Workshop Rev. 1.22 6 February 21, 2025 ## **General Description** The device is a Flash Memory A/D type 8-bit high performance RISC architecture microcontroller with fully integrated Touch Key functions. With all touch key functions provided internally, completely eliminating the need for external components, the device has all the features to offer designers a reliable and easy means of implementing touch keys within their products applications. For memory features, the Flash Memory offers users the convenience of multi-programming features. Other memory includes an area of RAM Data Memory as well as an area of true EEPROM memory for storage of non-volatile data such as serial numbers, calibration data etc. Analog feature includes a multi-channel 12-bit A/D converter. With regard to internal timers, the device includes multiple and extremely flexible Timer Modules providing functions for timing, pulse generation and PWM output operations. Communication with the outside world is catered for by including a fully integrated I<sup>2</sup>C interface function, the popular interface which provides designers with a means of easy communication with external peripheral hardware. Protective features such as an internal Watchdog Timer and Low Voltage Reset coupled with excellent noise immunity and ESD protection ensure that reliable operation is maintained in hostile electrical environments. The device also includes fully integrated high and low speed oscillators which require no external components for their implementation. The ability to operate and switch dynamically between a range of operating modes using different clock sources gives users the ability to optimise microcontroller operation and minimise power consumption. This device contains programmable I/O port source current function which is used to implement LED driving function. The inclusion of flexible I/O programming features, Time Base functions and many other features further enhance device functionality and flexibility. The touch key device will find excellent use in a huge range of modern Touch Key product applications such as smart kettles, lithium battery table lamps, RGB mood lamps, reading lamps with colour and brightness control, etc. ## **Block Diagram** ## **Pin Assignment** Note: 1. If the pin-shared pin functions have multiple outputs, the desired pin-shared function is determined by the corresponding software control bits. Rev. 1.22 8 February 21, 2025 - 2. The OCDSDA and OCDSCK pins are supplied for the OCDS dedicated pins and as such only available for the BS84BV04C and BS84BV04C-10 devices which are the OCDS EV chips for the BS84B04C device in the 16-pin NSOP package and in the 8-pin SOP and 10-pin DFN/MSOP packages respectively. - 3. For less pin-count package types there will be unbonded pins which should be properly configured to avoid unwanted current consumption resulting from floating input conditions. Refer to the "Standby Current Considerations" and "Input/Output Ports" sections. ## **Pin Descriptions** With the exception of the power pins, all pins on the device can be referenced by their Port name, e.g. PAO, PA1 etc., which refer to the digital I/O function of the pins. However these Port pins are also shared with other function such as the Touch Key function, Timer Module pins etc. The function of each pin is listed in the following table, however the details behind how each pin is configured is contained in other sections of the datasheet. As the Pin Description table shows the situation for the package with the most pins, not all pins in the table will be available on smaller package sizes. | Pin Name | Function | OPT | I/T | O/T | Description | |---------------------------------------------|----------|--------------------------------|-----|------|---------------------------------------------------------------| | | PA0 | PAPU<br>PAWU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | | CTP2 | PAS0 | _ | CMOS | CTM2 output | | | CTCK2 | PAS0<br>IFS0 | ST | _ | CTM2 clock input | | PA0/CTP2/CTCK2/INT/<br>SCL/AN6/ICPDA/OCDSDA | INT | PAS0<br>IFS1<br>INTC0<br>INTEG | ST | | External interrupt input | | | SCL | PAS0<br>IFS1 | ST | NMOS | I <sup>2</sup> C clock line | | | AN6 | PAS0 | AN | _ | A/D converter external input channel | | | ICPDA | _ | ST | CMOS | ICP data/address pin | | | OCDSDA | _ | ST | CMOS | OCDS data/address pin, for EV chip only (Except BS84BV04C-10) | | | PA1 | PAPU<br>PAWU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | PA1/CTP1B/CTCK1/KEY2/ | CTP1B | PAS0 | _ | CMOS | CTM1 inverted output | | AN1 | CTCK1 | PAS0<br>IFS0 | ST | _ | CTM1 clock input | | | KEY2 | PAS0 | AN | _ | Touch key input | | | AN1 | PAS0 | AN | _ | A/D converter external input channel | | | PA2 | PAPU<br>PAWU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | | CTP3 | PAS0 | _ | CMOS | CTM3 output | | PA2/CTP3/CTCK3/SDA/ | СТСК3 | PAS0<br>IFS0 | ST | _ | CTM3 clock input | | AN7/ICPCK/OCDSCK | SDA | PAS0<br>IFS1 | ST | NMOS | I <sup>2</sup> C data line | | | AN7 | PAS0 | AN | _ | A/D converter external input channel | | | ICPCK | _ | ST | _ | ICP clock pin | | | OCDSCK | _ | ST | _ | OCDS clock pin, for EV chip only (Except BS84BV04C-10) | Rev. 1.22 9 February 21, 2025 | Pin Name | Function | ОРТ | I/T | O/T | Description | |----------------------------------------|----------|--------------------------------|-----|------|-----------------------------------------------------------| | | PA3 | PAPU<br>PAWU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | DA O JOTTO DO DIOTO JOTO JULIO JULIO J | CTP2B | PAS0 | | CMOS | CTM2 inverted output | | PA3/CTP2B/CTCK2/KEY3/<br>AN2 | CTCK2 | PAS0<br>IFS0 | ST | _ | CTM2 clock input | | | KEY3 | PAS0 | AN | _ | Touch key input | | | AN2 | PAS0 | AN | _ | A/D converter external input channel | | | PA4 | PAPU<br>PAWU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | PA4/CTP3B/CTCK3/KEY4/ | CTP3B | PAS1 | _ | CMOS | CTM3 inverted output | | AN3 | СТСК3 | PAS1<br>IFS0 | ST | _ | CTM3 clock input | | | KEY4 | PAS1 | AN | _ | Touch key input | | | AN3 | PAS1 | AN | _ | A/D converter external input channel | | | PA5 | PAPU<br>PAWU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | PA5/CTP0B/CTCK0/KEY1/ | CTP0B | PAS1 | _ | CMOS | CTM0 inverted output | | AN0 | СТСК0 | PAS1<br>IFS0 | ST | _ | CTM0 clock input | | | KEY1 | PAS1 | AN | _ | Touch key input | | | AN0 | PAS1 | AN | _ | A/D converter external input channel | | | PA6 | PAPU<br>PAWU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | | CTP1 | PAS1 | _ | CMOS | CTM1 output | | | CTP0B | PAS1 | _ | CMOS | CTM0 inverted output | | PA6/CTP1/CTP0B/<br>CTCK1/INT/AN5 | CTCK1 | PAS1<br>IFS0 | ST | _ | CTM1 clock input | | | INT | PAS1<br>IFS1<br>INTC0<br>INTEG | ST | _ | External interrupt input | | | AN5 | PAS1 | AN | _ | A/D converter external input channel | | | PA7 | PAPU<br>PAWU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | PA7/CTP0/CTP1B/CTCK0/ | CTP0 | PAS1 | _ | CMOS | CTM0 output | | AN4 | CTP1B | PAS1 | _ | CMOS | CTM1 inverted output | | | СТСК0 | PAS1<br>IFS0 | ST | _ | CTM0 clock input | | | AN4 | PAS1 | AN | _ | A/D converter external input channel | | | PB0 | PBPU<br>PBS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | DB0/CTD3/CTD3B/CTCK3/ | CTP3 | PBS0 | _ | CMOS | CTM3 output | | PB0/CTP3/CTP3B/CTCK3/<br>VREF | СТР3В | PBS0 | | CMOS | CTM3 inverted output | | | СТСК3 | PBS0<br>IFS0 | ST | _ | CTM3 clock input | | | VREF | PBS0 | AN | _ | A/D converter external reference voltage input | | Pin Name | Function | ОРТ | I/T | O/T | Description | |------------------------------|----------|--------------------------------|-----|------|-----------------------------------------------| | | PB1 | PBPU<br>PBS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | | CTP2 | PBS0 | _ | CMOS | CTM2 output | | PB1/CTP2/CTP2B/CTCK2/ | CTP2B | PBS0 | _ | CMOS | • | | SDA | CTCK2 | PBS0<br>IFS0 | ST | _ | CTM2 clock input | | | SDA | PBS0<br>IFS1 | ST | NMOS | I <sup>2</sup> C data line | | | PB2 | PBPU<br>PBS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | | CTP0 | PBS0 | _ | CMOS | CTM0 output | | PB2/CTP0/CTP1B/CTCK1/ | CTP1B | PBS0 | _ | CMOS | CTM1 inverted output | | SCL | CTCK1 | PBS0<br>IFS0 | ST | _ | CTM1 clock input | | | SCL | PBS0<br>IFS1 | ST | NMOS | I <sup>2</sup> C clock line | | | PB3 | PBPU<br>PBS0 | ST | смоѕ | General purpose I/O. Register enabled pull-up | | PB3/CTP3/CTP2B/CTCK3 | CTP3 | PBS0 | _ | CMOS | CTM3 output | | DOPOTE OPOTE ZBPOTORO | CTP2B | PBS0 | _ | CMOS | CTM2 inverted output | | | стскз | PBS0<br>IFS0 | ST | _ | CTM3 clock input | | | PB4 | PBPU<br>PBS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | | CTP2 | PBS1 | _ | CMOS | CTM2 output | | | CTP3B | PBS1 | _ | CMOS | CTM3 inverted output | | PB4/CTP2/CTP3B/CTCK2/ | CTCK2 | PBS1<br>IFS0 | ST | _ | CTM2 clock input | | | INT | PBS1<br>IFS1<br>INTC0<br>INTEG | ST | _ | External interrupt input | | | PB5 | PBPU<br>PBS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | | CTP1 | PBS1 | _ | CMOS | CTM1 output | | | CTP0B | PBS1 | _ | CMOS | CTM0 inverted output | | PB5/CTP1/CTP0B/CTCK0/ | СТСК0 | PBS1<br>IFS0 | ST | _ | CTM0 clock input | | | INT | PBS1<br>IFS1<br>INTC0<br>INTEG | ST | _ | External interrupt input | | OCDSDA<br>(For BS84BV04C-10) | OCDSDA | _ | ST | CMOS | OCDS data/address pin | | OCDSCK<br>(For BS84BV04C-10) | OCDSCK | _ | ST | _ | OCDS clock pin | | NC<br>(For BS84BV04C-10) | NC | | _ | _ | No connection | | VDD | VDD | _ | PWR | _ | Positive power supply | | VSS | VSS | _ | PWR | _ | Negative power supply, ground | Legend: I/T: Input type; Rev. 1.22 OPT: Optional by register selection; ST: Schmitt Trigger input; NMOS: NMOS output; O/T: Output type; PWR: Power; CMOS: CMOS output; AN: Analog signal. ## **Absolute Maximum Ratings** | Supply Voltage | V <sub>SS</sub> -0.3V to 6.0V | |-------------------------|------------------------------------------------| | Input Voltage | $V_{\text{SS}}$ -0.3V to $V_{\text{DD}}$ +0.3V | | Storage Temperature | -60°C to 150°C | | Operating Temperature | -40°C to 85°C | | I <sub>OH</sub> Total | -80mA | | IoL Total | 80mA | | Total Power Dissipation | 500mW | Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of the device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. ## **D.C. Electrical Characteristics** For data in the following tables, note that factors such as oscillator type, operating voltage, operating frequency, pin load conditions, temperature and program instruction type, can all exert an influence on the measured values. ## **Operating Voltage Characteristics** Ta=-40°C~85°C | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | |----------|--------------------------|--------------------------------------------------|------|------|------|------|--| | | | f <sub>SYS</sub> =f <sub>HIRC</sub> =8MHz | 1.8 | _ | 5.5 | | | | $V_{DD}$ | 3 3 | f <sub>SYS</sub> =f <sub>HIRC</sub> =12MHz | 2.7 | _ | 5.5 | V | | | | | f <sub>SYS</sub> =f <sub>HIRC</sub> =16MHz 3.3 — | | | 5.5 | | | | | Operating Voltage – LIRC | f <sub>SYS</sub> =f <sub>LIRC</sub> =32kHz | 1.8 | _ | 5.5 | V | | #### **Operating Current Characteristics** Ta=-40°C~85°C | Cumbal | Operating Mode | | Test Conditions | Min. | Tvn | Max. | Unit | |------------------|------------------|--------------------------------------------|--------------------------------------------|--------|------|------|-------| | Symbol | Operating wode | V <sub>DD</sub> | Conditions | WIIII. | Тур. | wax. | Unit | | | | 1.8V | | _ | 8 | 16 | | | SLOW Mode – LIRC | 3V | f <sub>SYS</sub> =f <sub>LIRC</sub> =32kHz | | 10 | 20 | μA | | | | 5V | | _ | 30 | 50 | | | | | FAST Mode - HIRC | 1.8V | | | 0.6 | 1.0 | mA mA | | | | 3V | f <sub>SYS</sub> =f <sub>HIRC</sub> =8MHz | _ | 0.8 | 1.2 | | | I <sub>DD</sub> | | 5V | | | 1.6 | 2.4 | | | | | 2.7V | | | 1.0 | 1.4 | | | | | 3V | f <sub>SYS</sub> =f <sub>HIRC</sub> =12MHz | _ | 1.2 | 1.8 | | | | | 5V | | | 2.4 | 3.6 | | | | | 3.3V | fsys=fhirc=16MHz | | 1.5 | 3.0 | | | | | 5V | ISYS-IHIRC-IUIVINZ | _ | 2.5 | 5.0 | mA | Note: When using the characteristic table data, the following notes should be taken into consideration: - 1. Any digital input is setup in a non-floating condition. - 2. All measurements are taken under conditions of no load and with all peripherals in an off state. - 3. There are no DC current paths. - 4. All Operating Current values are measured using a continuous NOP instruction program loop. Rev. 1.22 February 21, 2025 ## **Standby Current Characteristics** Ta=25°C, unless otherwise specified | Cumbal | Standby Mode | | Test Conditions | Min. | Tvn | Max. | Max.<br>@85°C | Unit | |------------------|-------------------|-----------------|----------------------------------------------|--------|------|------|---------------|------| | Symbol | | V <sub>DD</sub> | Conditions | WIIII. | Тур. | | | Unit | | | | 1.8V | | _ | 1.2 | 2.4 | 2.9 | | | | SLEEP Mode | 3V | WDT on | _ | 1.5 | 3.0 | 3.6 | μA | | | | 5V | | _ | 3 | 5 | 6 | | | | | 1.8V | | _ | 2.4 | 4.0 | 4.8 | | | IDLE0 | IDLE0 Mode – LIRC | 3V | f <sub>SUB</sub> on | _ | 3 | 5 | 6 | μA | | | | 5V | | _ | 5 | 10 | 12 | | | ļ. | | 1.8V | f <sub>SUB</sub> on, f <sub>SYS</sub> =8MHz | _ | 288 | 400 | 480 | μΑ | | I <sub>STB</sub> | | 3V | | _ | 360 | 500 | 600 | | | | | 5V | | _ | 600 | 800 | 960 | | | | IDLE1 Mode – HIRC | 2.7V | | _ | 432 | 600 | 720 | μA | | | IDLET Wode – HIRC | 3V | f <sub>SUB</sub> on, f <sub>SYS</sub> =12MHz | _ | 540 | 750 | 900 | | | | | 5V | | _ | 800 | 1200 | 1440 | | | | | 3.3V | f on f =1GMU= | _ | 0.80 | 1.20 | 1.44 | | | | | 5V | f <sub>SUB</sub> on, f <sub>SYS</sub> =16MHz | _ | 1.4 | 2.0 | 2.4 | mA | Note: When using the characteristic table data, the following notes should be taken into consideration: - 1. Any digital input is setup in a non-floating condition. - 2. All measurements are taken under conditions of no load and with all peripherals in an off state. - 3. There are no DC current paths. - 4. All Standby Current values are taken after a HALT instruction executed thus stopping all instruction execution. ## A.C. Characteristics For data in the following tables, note that factors such as oscillator type, operating voltage, operating frequency and temperature etc., can all exert an influence on the measured values. #### High Speed Internal Oscillator – HIRC – Frequency Accuracy During the program writing operation the writer will trim the HIRC oscillator at a user selected HIRC frequency and user selected voltage of either 3V or 5V. | Symbol | Parameter | Test | Min. | Тур. | Max. | Unit | | |-------------------|---------------------------------------|-----------------|-------------|---------|------|--------|--------| | Symbol | Farameter | V <sub>DD</sub> | Temp. | IVIIII. | īyp. | IVIAA. | Ullit | | | | | 25°C | -1% | 8 | +1% | | | | | 3V/5V | -40°C~85°C | -2% | 8 | +2% | | | | | | -40°C~85°C* | -3% | 8 | +3% | | | | OMI In Writer Trimmed LIDC Frequency | | 25°C | -2.5% | 8 | +2.5% | NAL I- | | | 8MHz Writer Trimmed HIRC Frequency | 2.2V~5.5V | -40°C~85°C | -3% | 8 | +3% | MHz | | | | | -40°C~85°C* | -4% | 8 | +4% | | | _ | | 1.8V~5.5V | 25°C | -3% | 8 | +3% | | | f <sub>HIRC</sub> | | | -40°C~85°C | -5% | 8 | +5% | | | | | 3V/5V | 25°C | -1% | 12 | +1% | | | | | | -40°C~85°C | -2% | 12 | +2% | | | | 40MH - Writer Triange of LUDO Frances | | -40°C~85°C* | -3% | 12 | +3% | | | | 12MHz Writer Trimmed HIRC Frequency | | 25°C | -2.5% | 12 | +2.5% | | | | | 2.7V~5.5V | -40°C~85°C | -3% | 12 | +3% | | | | | | -40°C~85°C* | -4% | 12 | +4% | | Rev. 1.22 13 February 21, 2025 | Cumbal | Parameter | Test | Min. | Тур. | Max. | Unit | | |-------------------|-------------------------------------|-----------------|------------|--------|------|-------|--------| | Symbol | Parameter | V <sub>DD</sub> | Temp. | WIIII. | iyp. | WIGA. | Unit | | | 5V | <i>E\/</i> | 25°C | -1% | 16 | +1% | | | f <sub>HIRC</sub> | 16MHz Writer Trimmed HIRC Frequency | ον | -40°C~85°C | -2% | 16 | +2% | MHz | | IHIRC | Towns writer minimed fire Frequency | 3 3V~5 5V - | 25°C | -2.5% | 16 | +2.5% | IVITIZ | | | | | -40°C~85°C | -3% | 16 | +3% | | - Note: 1. The 3V/5V values for $V_{DD}$ are provided as these are the two selectable fixed voltages at which the HIRC frequency is trimmed by the writer. - 2. The row below the 3V/5V trim voltage row is provided to show the values for the full $V_{DD}$ range operating voltage. It is recommended that the trim voltage is fixed at 3V for application voltage ranges from 1.8V to 3.6V and fixed at 5V for application voltage ranges from 3.3V to 5.5V. - 3. The minimum and maximum tolerance values provided in the table are only for the frequency at which the writer trims the HIRC oscillator. After trimming at this chosen specific frequency any change in HIRC oscillator frequency using the oscillator register control bits by the application program will give a frequency tolerance to within ±20%. - 4. The specifications of \* are available for 10-pin MSOP/DFN and 16WLCSP package types. ## Low Speed Internal Oscillator Characteristics - LIRC | Cumbal | Davamatav | Test | Min | Tien | May | l lmi4 | | |--------------------|-------------------------------------------|-----------------|------------|------|------|--------|-------| | Symbol | Parameter | V <sub>DD</sub> | Temp. | Min. | Тур. | Max. | Unit | | | LIDC Fraguency | 2.2V~5.5V | -40°C~85°C | -7% | 32 | +7% | kHz | | | LIRC Frequency | 1.8V~5.5V | -40 C~65 C | -12% | 32 | +12% | K T Z | | f <sub>LIRC</sub> | | 3V | 25°C | -12% | 32 | +12% | | | | LIRC Frequency (for 16WLCSP Package Type) | 2.2V~5.5V | -40°C~85°C | -30% | 32 | +30% | kHz | | | (101 101/LCG1 1 ackage Type) | 1.8V~5.5V | -40 C~65 C | -40% | 32 | +40% | | | t <sub>START</sub> | LIRC Start Up Time | _ | -40°C~85°C | _ | _ | 100 | μs | #### **Operating Frequency Characteristic Curves** ## **System Start Up Time Characteristics** Ta=-40°C~85°C | Cumbal | Parameter | Test Conditions | | | Tim | May | Heit | | |--------|-----------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------|---|------|------|-------------------|------| | Symbol | | | V <sub>DD</sub> Conditions | | Min. | Тур. | Max. | Unit | | | System Start-up Time | | f <sub>SYS</sub> =f <sub>H</sub> ~f <sub>H</sub> /64, f <sub>H</sub> =f <sub>HIRC</sub> | _ | 16 | _ | t <sub>HIRC</sub> | | | | Wake-up from condition where f <sub>SYS</sub> is off | _ | f <sub>SYS</sub> =f <sub>SUB</sub> =f <sub>LIRC</sub> | _ | 2 | _ | t <sub>LIRC</sub> | | | | System Start-up Time | | f <sub>SYS</sub> =f <sub>H</sub> ~f <sub>H</sub> /64, f <sub>H</sub> =f <sub>HIRC</sub> | _ | 2 | _ | t <sub>H</sub> | | | tsst | Wake-up from condition where f <sub>SYS</sub> is on | _ | f <sub>SYS</sub> =f <sub>SUB</sub> =f <sub>LIRC</sub> | _ | 2 | _ | t <sub>SUB</sub> | | | | System Speed Switch Time<br>FAST to SLOW Mode or<br>SLOW to FAST Mode | _ | $f_{\text{HIRC}}$ switches from off $\rightarrow$ on | _ | 16 | _ | t <sub>HIRC</sub> | | Rev. 1.22 14 February 21, 2025 | Counch of | Symbol Parameter - | | Test Conditions | Min. | Typ | Max. | I I m i 4 | |-------------------|--------------------------------------------------------------------------------------|---|--------------------------|------|------|------|-----------| | Symbol | | | Conditions | | Тур. | | Unit | | | System Reset Delay Time<br>Reset source from Power-on reset or<br>LVR hardware reset | | RR <sub>POR</sub> =5V/ms | | | | | | t <sub>RSTD</sub> | System Reset Delay Time<br>LVRC/WDTC software reset | _ | _ | 14 | 16 | 18 | ms | | | System Reset Delay Time<br>Reset source from WDT overflow | | _ | | | | | | tsreset | Minimum Software Reset Width to Reset | | _ | 45 | 90 | 120 | μs | - Note: 1. For the System Start-up time values, whether $f_{SYS}$ is on or off depends upon the mode type and the chosen $f_{SYS}$ system oscillator. Details are provided in the System Operating Modes section. - 2. The time units, shown by the symbols t<sub>HIRC</sub>, t<sub>SYS</sub> etc. are the inverse of the corresponding frequency values as provided in the frequency tables. For example t<sub>HIRC</sub>=1/f<sub>HIRC</sub>, t<sub>SYS</sub>=1/f<sub>SYS</sub> etc. - 3. The System Speed Switch Time is effectively the time taken for the newly activated oscillator to start up. ## Input/Output Characteristics Ta=-40°C~85°C | Symbol | Parameter | | Test Conditions | Min. | Tun | Max. | Unit | |-------------------|----------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------|--------------------|-------|-------------|------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | WIII. | Тур. | iviax. | Unit | | VII | Input Low Voltage for I/O Ports | 5V | | 0 | _ | 1.5 | V | | VIL | Input Low Voltage for 1/O Ports | _ | _ | 0 | _ | $0.2V_{DD}$ | V | | VIH | Input High Voltage for I/O Ports | 5V | | 3.5 | _ | 5.0 | V | | VIH | Input Fight Voltage for 1/O Forts | _ | _ | $0.8V_{\text{DD}}$ | _ | $V_{DD}$ | V | | lou | Sink Current for I/O Ports | 3V | Voi =0.1Vpp | 16 | 32 | _ | mA | | IOL | Sink Current for 1/O Forts | 5V | VOL-O. I V DD | 32 | 65 | _ | ША | | | | 3V | V <sub>OH</sub> =0.9V <sub>DD</sub> , SLEDC[m+1:m]=00B | -0.7 | -1.5 | _ | | | | | 5V | (m=0, 2, 4 or 6) | -1.5 | -2.9 | _ | | | | | 3V | V <sub>OH</sub> =0.9V <sub>DD</sub> , SLEDC[m+1:m]=01B | -1.3 | -2.5 | _ | | | | Source Current for I/O Ports | 5V | (m=0, 2, 4 or 6) | -2.5 | -5.1 | _ | mA | | Іон | Source Current for I/O Ports | 3V V <sub>OH</sub> =0.9V <sub>DD</sub> , SLEDC[m+1:m]=10B | -1.8 | -3.6 | _ | | | | | | 5V | (m=0, 2, 4 or 6) | -3.6 | -7.3 | _ | | | | | 3V | V <sub>OH</sub> =0.9V <sub>DD</sub> , SLEDC[m+1:m]=11B | -4 | -8 | _ | | | | | 5V | (m=0, 2, 4 or 6) | -8 | -16 | _ | | | | | 3V | LVPU=0, PxPU=FFH | 20 | 60 | 100 | | | RpH | Pull-high Resistance for I/O Ports | 5V | (Px=PA, PB) | 10 | 30 | 50 | kΩ | | <b>K</b> PH | (Note) | 3V | LVPU=1, PxPU=FFH | 6.67 | 15.00 | 23.00 | K12 | | | | 5V | (Px=PA, PB) | 3.5 | 7.5 | 12.0 | | | I <sub>LEAK</sub> | Input Leakage Current | 5V | V <sub>IN</sub> =V <sub>DD</sub> or V <sub>IN</sub> =V <sub>SS</sub> | _ | _ | ±1 | μΑ | | t <sub>TCK</sub> | TM Clock Input Pin Minimum Pulse Width | _ | _ | 0.3 | _ | | μs | | t <sub>INT</sub> | External Interrupt Minimum Pulse Width | _ | _ | 10 | _ | _ | μs | Note: The $R_{PH}$ internal pull high resistance value is calculated by connecting to ground and enabling the input pin with a pull-high resistor and then measuring the pin current at the specified supply voltage level. Dividing the voltage by this measured current provides the $R_{PH}$ value. Rev. 1.22 15 February 21, 2025 ## **Memory Characteristics** Ta=-40°C~85°C, unless otherwise specified | Cumbal | Parameter | Te | est Conditions | Min | Tim | Max | I Imit | |--------------------|----------------------------------------------------|------------------------|----------------------|------|------|------|---------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | Flash Pr | ogram Memory / Data EEPROM Memory | | | | | | | | ., | Operating Voltage for Read | | | 1.8 | _ | 5.5 | V | | V <sub>DD</sub> | Operating Voltage for Write | | _ | 3.0 | _ | 5.5 | \ \ \ \ | | t <sub>DEW</sub> | Erase / Write Cycle Time – Flash Program<br>Memory | _ | _ | _ | 2 | 3 | ms | | | Write Cycle Time – Data EEPROM Memory | 3.0V~5.5V | _ | _ | 4 | 6 | | | I <sub>DDPGM</sub> | Programming / Erase Current on V <sub>DD</sub> | _ | _ | _ | _ | 5.0 | mA | | E | Cell Endurance – Flash Program Memory | | | 10K | _ | _ | E/W | | E <sub>P</sub> | Cell Endurance – Data EEPROM Memory | _ | _ | 100K | _ | _ | E/VV | | t <sub>RETD</sub> | ROM Data Retention Time | _ | Ta=25°C | _ | 40 | _ | Year | | RAM Da | ta Memory | | | | | | | | V <sub>DR</sub> | RAM Data Retention Voltage | _ | Device in SLEEP Mode | 1.0 | _ | _ | V | Note: "E/W" means Erase/Write times. ## **LVR Electrical Characteristics** Ta=25°C, unless otherwise specified | Counch al | Damento | | Test Conditions | Min. | T | Mari | I I mid | |--------------------|--------------------------------------------|-----------------|--------------------------------------------------|------|------|------|---------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | | Тур. | Max. | Unit | | | | | LVR enable, voltage select 1.7V<br>Ta=-40°C~85°C | | 1.7 | | | | | √ <sub>LVR</sub> Low Voltage Reset Voltage | | LVR enable, voltage select 1.9V<br>Ta=-40°C~85°C | | 1.9 | | | | $V_{LVR}$ | | _ | LVR enable, voltage select 2.55V Ta=-40°C~85°C | -5% | 2.55 | +5% | V | | | | | LVR enable, voltage select 3.15V Ta=-40°C~85°C | | 3.15 | | | | | | | LVR enable, voltage select 3.8V<br>Ta=-40°C~85°C | | 3.8 | | | | | Operating Current | 3V | LVR enable, V <sub>LVR</sub> =1.9V, | _ | _ | 10 | | | I <sub>LVRBG</sub> | Operating Current | 5V | VBGEN=0 | | 8 | 15 | μA | | t <sub>LVR</sub> | Minimum Low Voltage Width to Reset | | | 120 | 240 | 480 | μs | | I <sub>LVR</sub> | Additional Current for LVR Enable | 5V | VBGEN=0 | _ | _ | 8 | μΑ | ## **Internal Reference Voltage Characteristics** Ta=25°C | Cumbal | Parameter Parameter | | Test Conditions | Min. | Typ. | Max. | Unit | |------------------|-------------------------------------------------|-----------------|---------------------------------------------------|---------|------|------|------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | IVIIII. | Typ. | wax. | Unit | | t <sub>BGS</sub> | V <sub>BG</sub> Turn On Stable Time | _ | V <sub>BG</sub> is set as A/D converter OPA input | _ | _ | 50 | μs | | I <sub>BG</sub> | Additional Current for Bandgap Reference Enable | _ | VBGEN=1, LVR disable | _ | _ | 2 | μA | Note: The $V_{\text{BG}}$ voltage is used as the A/D converter OPA input. Rev. 1.22 16 February 21, 2025 ## A/D Converter Electrical Characteristics Ta=-40°C~85°C | Comple of | Dama | Tes | st Conditions | Min | T | Mari | I I mit | |--------------------|---------------------------------------------------------|-----------------|--------------------------------------------------------------|----------------------|------|----------------------|-------------------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | V <sub>DD</sub> | Operating Voltage | _ | _ | 1.8 | _ | 5.5 | V | | V <sub>ADI</sub> | Input Voltage | _ | _ | 0 | _ | V <sub>REF</sub> | V | | V <sub>REF</sub> | Reference Voltage | _ | _ | 1.6 | _ | $V_{DD}$ | V | | N <sub>R</sub> | Resolution | _ | _ | _ | _ | 12 | Bit | | DNL | Differential Non-linearity | _ | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =0.5µs | -3 | _ | 3 | LSB | | INL | Integral Non-linearity | _ | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =0.5μs | -4 | _ | 4 | LSB | | | | 1.8V | | _ | 300 | 420 | | | I <sub>ADC</sub> | Additional Current for A/D Converter<br>Enable | 3V | No load, t <sub>ADCK</sub> =0.5µs | _ | 340 | 500 | μA | | | Litable | 5V | | _ | 500 | 700 | | | t <sub>ADCK</sub> | Clock Period | _ | _ | 0.5 | _ | 10 | μs | | t <sub>ON2ST</sub> | A/D Converter On-to-Start Time | _ | _ | 4 | _ | _ | μs | | t <sub>ADC</sub> | Conversion Time<br>(Including A/D Sample and Hold Time) | _ | _ | _ | 16 | _ | t <sub>ADCK</sub> | | | Additional Comment for ODA Frankla | 3V | Natard | _ | 390 | 550 | | | I <sub>OPA</sub> | Additional Current for OPA Enable | 5V | No load | _ | 500 | 650 | μA | | ., | ODA Mariana Ortant Valtara Barra | 3V | | V <sub>SS</sub> +0.1 | _ | V <sub>DD</sub> -0.1 | ., | | Vor | OPA Maximum Output Voltage Range | 5V | _ | V <sub>SS</sub> +0.1 | _ | V <sub>DD</sub> -0.1 | V | | V <sub>VR</sub> | OPA Fix Voltage Output | 1.8V~5.5V | _ | -5% | 1.6 | +5% | V | ## I<sup>2</sup>C Electrical Characteristics Ta=25°C | Cumbal | Boyomotov | | Test Conditions | Min. | Tim | Max. | Unit | |----------------------|------------------------------------------------------------------------------|-----------------|-------------------------|-------|------|------|-------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | WIII. | Тур. | Wax. | Unit | | | 120.01 | | No clock debounce | 2 | _ | _ | | | | I <sup>2</sup> C Standard Mode (100kHz) f <sub>SYS</sub><br>Frequency (Note) | — | 2 system clock debounce | 4 | _ | _ | MHz | | f <sub>I2C</sub> | requeriey | | 4 system clock debounce | 4 | _ | _ | | | II2C | 120 5 4 14 4 4 4 0 0 1 1 1 1 5 | | No clock debounce | 4 | _ | _ | | | | I <sup>2</sup> C Fast Mode (400kHz) f <sub>SYS</sub><br>Frequency (Note) | — | 2 system clock debounce | 8 | _ | _ | MHz | | | Trequency . | | 4 system clock debounce | 8 | _ | _ | | | _ | COL Clark Francisco | 2) //5) / | Standard mode | _ | _ | 100 | Id I= | | f <sub>SCL</sub> | SCL Clock Frequency | 3V/5V | Fast mode | _ | _ | 400 | kHz | | | CCI Clask High Time | 2) //5) / | Standard mode | 3.5 | _ | _ | | | t <sub>SCL(H)</sub> | SCL Clock High Time | 3V/5V | Fast mode | 0.9 | _ | _ | μs | | _ | SCL Clock Low Time | 3V/5V | Standard mode | 3.5 | _ | _ | | | t <sub>SCL(L)</sub> | SCL Clock Low Time | 30/50 | Fast mode | 0.9 | _ | _ | μs | | 4 | SCL and SDA Fall Time | 3V/5V | Standard mode | _ | _ | 1.3 | | | t <sub>FALL</sub> | SCL and SDA Fall Time | 30/50 | Fast mode | _ | _ | 0.34 | μs | | 4 | SCL and SDA Rise Time | 3V/5V | Standard mode | _ | _ | 1.3 | | | t <sub>RISE</sub> | SCL and SDA Rise Time | 30/50 | Fast mode | - | _ | 0.34 | μs | | | CDA Data Catura Tima | 2) //5) / | Standard mode | 0.25 | _ | _ | | | t <sub>SU(SDA)</sub> | SDA Data Setup Time | 3V/5V | Fast mode | 0.1 | _ | _ | μs | | t <sub>H(SDA)</sub> | SDA Data Hold Time | 3V/5V | _ | 0.1 | _ | _ | μs | | t <sub>VD(SDA)</sub> | SDA Data Valid Time | 3V/5V | _ | _ | _ | 0.6 | μs | | Comple al | Downwoodow | | Test Conditions | Min | Tim | Man | I Imit | |----------------------|----------------------------|-----------------|-----------------|------|------|------|--------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | 4 | Start Condition Satur Time | 3V/5V | Standard mode | 3.5 | _ | _ | | | t <sub>SU(STA)</sub> | Start Condition Setup Time | 30/30 | Fast mode | 0.6 | _ | _ | μs | | t <sub>H(STA)</sub> | Start Condition Hold Time | 3V/5V | _ | 0.6 | _ | _ | μs | | 4 | Stan Candition Satur Time | 3V/5V | Standard mode | 3.5 | _ | _ | | | t <sub>SU(STO)</sub> | Stop Condition Setup Time | 30/30 | Fast mode | 0.6 | _ | _ | μs | Note: Using the debounce function can make the transmission more stable and reduce the probability of communication failure due to interference. ## **Power-on Reset Characteristics** Ta=-40°C~85°C | Symbol | Poromotor | 1 | Test Conditions | Min. | n. Typ. Max | | Unit | |------------------|-------------------------------------------------------------------------------------|-----------------|-----------------|---------|-------------|--------|-------| | Symbol | nbol Parameter | V <sub>DD</sub> | Conditions | IVIIII. | Typ. | IVIAX. | Oilit | | V <sub>POR</sub> | V <sub>DD</sub> Start Voltage to Ensure Power-on Reset | _ | _ | _ | _ | 100 | mV | | RRPOR | V <sub>DD</sub> Rising Rate to Ensure Power-on Reset | _ | _ | 0.035 | _ | _ | V/ms | | t <sub>POR</sub> | Minimum Time for V <sub>DD</sub> Stays at V <sub>POR</sub> to Ensure Power-on Reset | _ | _ | 1 | _ | _ | ms | Rev. 1.22 18 February 21, 2025 ## **System Architecture** A key factor in the high-performance features of the range of microcontrollers is attributed to their internal system architecture. The device takes advantage of the usual features found within RISC microcontroller providing increased speed of operation and enhanced performance. The pipelining scheme is implemented in such a way that instruction fetching and instruction execution are overlapped, hence instructions are effectively executed in one cycle, with the exception of branch or call instructions which need one more cycle. An 8-bit wide ALU is used in practically all instruction set operations, which carries out arithmetic operations, logic operations, rotation, increment, decrement, branch decisions, etc. The internal data path is simplified by moving data through the Accumulator and the ALU. Certain internal registers are implemented in the Data Memory and can be directly or indirectly addressed. The simple addressing methods of these registers along with additional architectural features ensure that a minimum of external components is required to provide a functional I/O and A/D control system with maximum reliability and flexibility. This makes the device suitable for low-cost, high-volume production for controller applications. ### **Clocking and Pipelining** The main system clock, derived from either an HIRC or LIRC oscillator is subdivided into four internally generated non-overlapping clocks, T1~T4. The Program Counter is incremented at the beginning of the T1 clock during which time a new instruction is fetched. The remaining T2~T4 clocks carry out the decoding and execution functions. In this way, one T1~T4 clock cycle forms one instruction cycle. Although the fetching and execution of instructions takes place in consecutive instruction cycles, the pipelining structure of the microcontroller ensures that instructions are effectively executed in one instruction cycle. The exception to this are instructions where the contents of the Program Counter are changed, such as subroutine calls or jumps, in which case the instruction will take one more instruction cycle to execute. System Clocking and Pipelining For instructions involving branches, such as jump or call instructions, two machine cycles are required to complete instruction execution. An extra cycle is required as the program takes one cycle to first obtain the actual jump or call address and then another cycle to actually execute the branch. The requirement for this extra cycle should be taken into account by programmers in timing sensitive applications. Rev. 1.22 19 February 21, 2025 Instruction Fetching ### **Program Counter** During program execution, the Program Counter is used to keep track of the address of the next instruction to be executed. It is automatically incremented by one each time an instruction is executed except for instructions, such as "JMP" or "CALL" that demand a jump to a non-consecutive Program Memory address. Only the lower 8 bits, known as the Program Counter Low Register, are directly addressable by the application program. When executing instructions requiring jumps to non-consecutive addresses such as a jump instruction, a subroutine call, interrupt or reset, etc., the microcontroller manages program control by loading the required address into the Program Counter. For conditional skip instructions, once the condition has been met, the next instruction, which has already been fetched during the present instruction execution, is discarded and a dummy cycle takes its place while the correct instruction is obtained. | Prog | ram Counter | |-----------|----------------| | High Byte | Low Byte (PCL) | | PC10~PC8 | PCL7~PCL0 | **Program Counter** The lower byte of the Program Counter, known as the Program Counter Low register or PCL, is available for program control and is a readable and writeable register. By transferring data directly into this register, a short program jump can be executed directly; however, as only this low byte is available for manipulation, the jumps are limited to the present page of memory that is 256 locations. When such program jumps are executed it should also be noted that a dummy cycle will be inserted. Manipulating the PCL register may cause program branching, so an extra cycle is needed to pre-fetch. #### Stack This is a special part of the memory which is used to save the contents of the Program Counter only. The stack is organized into 4 levels and neither part of the data nor part of the program space, and is neither readable nor writeable. The activated level is indexed by the Stack Pointer, and is neither readable nor writeable. At a subroutine call or interrupt acknowledge signal, the contents of the Program Counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, signaled by a return instruction, RET or RETI, the Program Counter is restored to its previous value from the stack. After a device reset, the Stack Pointer will point to the top of the stack. If the stack is full and an enabled interrupt takes place, the interrupt request flag will be recorded but the acknowledge signal will be inhibited. When the Stack Pointer is decremented, by RET or RETI, the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. However, when the stack is full, a CALL subroutine instruction can still be executed which will result in a stack overflow. Precautions should be taken to avoid such cases which might cause unpredictable program branching. Rev. 1.22 20 February 21, 2025 If the stack is overflow, the first Program Counter save in the stack will be lost. ## Arithmetic and Logic Unit - ALU The arithmetic-logic unit or ALU is a critical area of the microcontroller that carries out arithmetic and logic operations of the instruction set. Connected to the main microcontroller data bus, the ALU receives related instruction codes and performs the required arithmetic or logical operations after which the result will be placed in the specified register. As these ALU calculation or operations may result in carry, borrow or other status changes, the status register will be correspondingly updated to reflect these changes. The ALU supports the following functions: - Arithmetic operations: ADD, ADDM, ADC, ADCM, SUB, SUBM, SBC, SBCM, DAA - Logic operations: AND, OR, XOR, ANDM, ORM, XORM, CPL, CPLA - Rotation: RRA, RR, RRCA, RRC, RLA, RL, RLCA, RLC - Increment and Decrement: INCA, INC, DECA, DEC - Branch decision: JMP, SZ, SZA, SNZ, SIZ, SDZ, SIZA, SDZA, CALL, RET, RETI ## Flash Program Memory The Program Memory is the location where the user code or program is stored. For the device the Program Memory is Flash type, which means it can be programmed and re-programmed a large number of times, allowing the user the convenience of code modification on the same device. By using the appropriate programming tools, the Flash device offers users the flexibility to conveniently debug and develop their applications while also offering a means of field programming and updating. #### Structure The Program Memory has a capacity of $2K\times16$ bits. The Program Memory is addressed by the Program Counter and also contains data, table information and interrupt entries. Table data, which can be setup in any location within the Program Memory, is addressed by a separate table pointer register. **Program Memory Structure** #### **Special Vectors** Within the Program Memory, certain locations are reserved for the reset and interrupts. The location 0000H is reserved for use by the device reset for program initialisation. After a device reset is initiated, the program will jump to this location and begin execution. #### Look-up Table Any location within the Program Memory can be defined as a look-up table where programmers can store fixed data. To use the look-up table, the table pointer must first be setup by placing the address of the look up data to be retrieved in the table pointer registers, TBLP and TBHP. These registers define the total address of the look-up table. After setting up the table pointer, the table data can be retrieved from the Program Memory using the "TABRD [m]" or "TABRDL [m]" instruction. When the instruction is executed, the lower order table byte from the Program Memory will be transferred to the user defined Data Memory register [m] as specified in the instruction. The higher order table data byte from the Program Memory will be transferred to the TBLH special register. The accompanying diagram illustrates the addressing data flow of the look-up table. #### **Table Program Example** The following example shows how the table pointer and table data is defined and retrieved from the microcontroller. This example uses raw table data located in the Program Memory which is stored there using the ORG statement. The value at this ORG statement is "0700H" which refers to the start address of the last page within the 2K Program Memory of the device. The table pointer low byte register is setup here to have an initial value of "06H". This will ensure that the first data read from the data table will be at the Program Memory address "0706H" or 6 locations after the start of the Rev. 1.22 22 February 21, 2025 last page. Note that the value for the table pointer is referenced to the address specified by TBLP and TBHP if the "TABRD [m]" instruction is being used. The high byte of the table data which in this case is equal to zero will be transferred to the TBLH register automatically when the "TABRD [m]" instruction is executed. Because the TBLH register is a read-only register and cannot be restored, care should be taken to ensure its protection if both the main routine and Interrupt Service Routine use table read instructions. If using the table read instructions, the Interrupt Service Routines may change the value of the TBLH and subsequently cause errors if used again by the main routine. As a rule it is recommended that simultaneous use of the table read instructions should be avoided. However, in situations where simultaneous use cannot be avoided, the interrupts should be disabled prior to the execution of any main routine table-read instructions. Note that all table related instructions require two instruction cycles to complete their operation. #### **Table Read Program Example** ``` tempreg1 db ? ; temporary register #1 tempreg2 db ? ; temporary register #2 mov a, 06h ; initialise low table pointer - note that this address ; is referenced mov tblp, a ; to the last page or the page that thhp pointed mov a, 07h ; initialise high table pointer mov tbhp, a ; transfers value in table referenced by table pointer data at program tabrd tempreg1 ; memory address "0706H" transferred to tempreg1 and TBLH dec tblp ; reduce value of table pointer by one tabrd tempreg2 ; transfers value in table referenced by table pointer ; data at program memory address "0705H" transferred to ; tempreg2 and TBLH in this example the data "1AH" is ; transferred to tempreg1 and data "OFH" to register tempreg2 org 0700h ; sets initial address of program memory dc 00Ah, 00Bh, 00Ch, 00Dh, 00Eh, 00Fh, 01Ah, 01Bh ``` #### In Circuit Programming - ICP The provision of Flash type Program Memory provides the user with a means of convenient and easy upgrades and modifications to their programs on the same device. As an additional convenience, Holtek has provided a means of programming the microcontroller in-circuit using a 4-pin interface. This provides manufacturers with the possibility of manufacturing their circuit boards complete with a programmed or un-programmed microcontroller, and then programming or upgrading the program at a later stage. This enables product manufacturers to easily keep their manufactured products supplied with the latest program releases without removal and re-insertion of the device. | Holtek Writer Pins MCU Programming Pins | | Pin Description | | | |-----------------------------------------|-----|---------------------------------|--|--| | ICPDA | PA0 | Programming Serial Data/Address | | | | ICPCK PA2 | | Programming Clock | | | | VDD | VDD | Power Supply | | | | VSS | VSS | Ground | | | The Program Memory can be programmed serially in-circuit using this 4-wire interface. Data is downloaded and uploaded serially on a single pin with an additional line for the clock. Two additional lines are required for the power supply. The technical details regarding the in-circuit programming of the device is beyond the scope of this document and will be supplied in supplementary literature. During the programming process, the user must take care of the PA0 and PA2 pins for data and clock programming purposes to ensure that no other outputs are connected to these two pins. Note: \* may be resistor or capacitor. The resistance of \* must be greater than $1k\Omega$ or the capacitance of \* must be less than 1nF. ## On-Chip Debug Support - OCDS There are EV chips named BS84BV04C and BS84BV04C-10 which are used to emulate the real MCU device named BS84B04C. The EV chip device also provides an "On-Chip Debug" function to debug the real MCU device during the development process. The EV chip and the real MCU device are almost functionally compatible except for "On-Chip Debug" function and package type. Users can use the EV chip device to emulate the real chip device behavior by connecting the OCDSDA and OCDSCK pins to the Holtek HT-IDE development tools. The OCDSDA pin is the OCDS Data/Address input/output pin while the OCDSCK pin is the OCDS clock input pin. For the BS84BV04C-10, the OCDSDA and OCDSCK are independent pins. For the BS84BV04C, when users use the EV chip device for debugging, the corresponding pin functions shared with the OCDSDA and OCDSCK pins in the device will have no effect in the EV chip. However, the two OCDS pins which are pin-shared with the ICP programming pins are still used as the Flash Memory programming pins for ICP. For more detailed OCDS information, refer to the corresponding document named "Holtek e-Link for 8-bit MCU OCDS User's Guide". | Holtek e-Link Pins | EV Chip OCDS Pins | Pin Description | | | |--------------------|-------------------|-------------------------------------------------|--|--| | OCDSDA | OCDSDA | On-Chip Debug Support Data/Address input/output | | | | OCDSCK | OCDSCK | On-Chip Debug Support Clock input | | | | VDD | VDD | Power Supply | | | | VSS | VSS | Ground | | | Rev. 1.22 24 February 21, 2025 ## **Data Memory** The Data Memory is a volatile area of 8-bit wide RAM internal memory and is the location where temporary information is stored. Categorized into two types, the first of these is an area of RAM where special function registers are located. These registers have fixed locations and are necessary for correct operation of the device. Many of these registers can be read from and written to directly under program control, however, some remain protected from user manipulation. The second area of Data Memory is reserved for general purpose use. All locations within this area are read and write accessible under program control. #### **Structure** The overall Data Memory is subdivided into two banks. The Special Purpose Data Memory registers are accessible in all banks, with the exception of the EEC register at address 40H, which is only accessible in Bank 1. Switching between the different Data Memory banks is achieved by setting the Bank Pointer to the correct value. The start address of the Data Memory for the device is the address 00H. | Special Purpose<br>Data Memory | General Purpose<br>Data Memory | | | |-------------------------------------------|--------------------------------|------------------------------------|--| | Available Banks | Capacity Bank: Address | | | | Bank 0: 00H~7FH<br>Bank 1: 40H (EEC only) | 256×8 | Bank 0: 80H~FFH<br>Bank 1: 80H~FFH | | #### **Data Memory Summary** #### **General Purpose Data Memory** All microcontroller programs require an area of read/write memory where temporary data can be stored and retrieved for use later. It is this area of RAM memory that is known as General Purpose Data Memory. This area of Data Memory is fully accessible by the user programing for both reading and writing operations. By using the bit operation instructions individual bits can be set or reset under program control giving the user a large range of flexibility for bit manipulation in the Data Memory. Rev. 1.22 25 February 21, 2025 ## **Special Purpose Data Memory** This area of Data Memory is where registers, necessary for the correct operation of the microcontroller, are stored. Most of the registers are both readable and writeable but some are protected and are readable only, the details of which are located under the relevant Special Function Register section. Note that for locations that are unused, any read instruction to these addresses will return the value "00H". | | Bank 0 | Bank 1 | | Bank 0 | Bank 1 | |------------|------------------|--------|------------|--------------|--------| | 00H | IAR0 | | 40H | | EEC | | 01H | MP0 | | 41H | EEA | | | 02H | IAR1 | | 42H | | | | 03H | MP1 | | 43H | EED | | | 04H | BP | | 44H | CTM0C0 | | | 05H | ACC | | 45H | CTM0C1 | | | 06H | PCL | | 46H | CTM0DL | | | 07H | TBLP | | 47H | CTM0DH | | | 08H | TBLH | | 48H | CTM0AL | | | 09H | TBHP | | 49H | CTM0AH | | | 0AH | STATUS | | 4AH | CTM1C0 | | | 0BH | | | 4BH | CTM1C1 | | | 0CH | | | 4CH | CTM1DL | | | 0DH | | | 4DH | CTM1DH | | | 0EH | | | 4EH | CTM1AL | | | 0FH | RSTFC | | 4FH | CTM1AH | | | 10H | SCC | | 50H | CTM2C0 | | | 11H | HIRCC | | 51H | CTM2C1 | | | 12H | WDTC | | 52H | CTM2DL | | | 13H | LVPUC | | 53H | CTM2DH | | | 14H | PA | | 54H | CTM2AL | | | 15H | PAC | | 55H | CTM2AH | | | 16H | PAPU | | 56H | CTM3C0 | | | 17H | PAWU | | 57H | CTM3C1 | | | 18H | PB | | 58H | CTM3DL | | | 19H | PBC | | 59H | CTM3DH | | | 1AH | PBPU | | 5AH | CTM3AL | | | 1BH | INTEG | | 5BH | CTM3AH | | | 1CH | INTC0 | | 5CH | ORMC | | | 1DH | INTC1 | | 5DH | IFS0 | | | 1EH | INTC2 | | 5EH | IFS1 | | | 1FH | MEIO | | 5FH | SLEDC | | | 20H<br>21H | MFI0 | | 60H<br>61H | PAS0 | | | 22H | MFI1<br>MFI2 | | 62H | PAS1<br>PBS0 | | | 23H | MFI3 | | 63H | PBS1 | | | 24H | LVRC | | 64H | 1 001 | | | 25H | VBGC | | | | | | 26H | TB0C | | | | | | 27H | PSC0R | | | | | | 28H | TB1C | | | | | | 29H | PSC1R | | | | | | 2AH | IICC0 | | | | | | 2BH | IICC1 | | | | | | 2CH | IICD | | | | | | 2DH | IICA | | | | | | 2EH | IICTOC | | | | | | 2FH | SADOL | | | | | | 30H | SADOH | | | | | | 31H | SADC0 | | | | | | 32H | SADC1 | | | | | | 33H | TKTMR | | | | | | 34H | TKC0 | | | | | | 35H | TK16DL | | | | | | 36H | TK16DH | | | | | | 37H | TKC1 | | | | | | 38H | TKM016DL | | | | | | 39H | TKM016DH | | | | | | 3AH | TKM0ROL | | | | | | 3BH | TKM0ROH | | | | | | 3CH | TKM0C0 | | | | | | 3DH | TKM0C1 | | | | | | 3EH | | | | | | | 3FH | | | 7FH | | | | | : Unused, read a | s 00H | | | | | | | | | | | **Special Purpose Data Memory Structure** Rev. 1.22 26 February 21, 2025 ## **Special Function Register Description** Most of the Special Function Register details will be described in the relevant functional section; however several registers require a separate description in this section. ### Indirect Addressing Registers - IAR0, IAR1 The Indirect Addressing Registers, IAR0 and IAR1, although having their locations in normal RAM register space, do not actually physically exist as normal registers. The method of indirect addressing for RAM data manipulation uses these Indirect Addressing Registers and Memory Pointers, in contrast to direct memory addressing, where the actual memory address is specified. Actions on the IAR0 and IAR1 registers will result in no actual read or write operation to these registers but rather to the memory location specified by their corresponding Memory Pointers, MP0 or MP1. Acting as a pair, IAR0 and MP0 can together access data from Bank 0 while the IAR1 and MP1 register pair can access data from any bank. As the Indirect Addressing Registers are not physically implemented, reading the Indirect Addressing Registers indirectly will return a result of "00H" and writing to the registers indirectly will result in no operation. #### Memory Pointers - MP0, MP1 Two Memory Pointers, known as MP0 and MP1 are provided. These Memory Pointers are physically implemented in the Data Memory and can be manipulated in the same way as normal registers providing a convenient way with which to address and track data. When any operation to the relevant Indirect Addressing Registers is carried out, the actual address that the microcontroller is directed to is the address specified by the related Memory Pointer. MP0, together with Indirect Addressing Register, IAR0, are used to access data from Bank 0, while MP1 and IAR1 are used to access data from all banks according to the BP register. Direct Addressing can only be used with Bank 0, all other Banks must be addressed indirectly using MP1 and IAR1. The following example shows how to clear a section of four Data Memory locations already defined as locations adres1 to adres4. #### **Indirect Addressing Program Example** ``` data .section 'data' adres1 db ? adres2 db ? adres3 db ? adres4 db ? block db? code .section at 0 'code' org 00h start: mov a, 04h ; setup size of block mov block, a mov a, offset adres1 ; Accumulator loaded with first RAM address ; setup memory pointer with first RAM address mov mp0, a loop: clr IAR0 ; clear the data at address defined by MPO inc mp0 ; increment memory pointer sdz block ; check if last memory location has been cleared jmp loop continue: ``` The important point to note here is that in the examples shown above, no reference is made to specific Data Memory addresses. #### Bank Pointer - BP For this device, the Data Memory is divided into two banks, Bank 0 and Bank 1. Selecting the required Data Memory area is achieved using the Bank Pointer. The Data Memory is initialised to Bank 0 after a reset, except for a WDT time-out reset in the SLEEP or IDLE Mode, in which case, the Data Memory bank remains unaffected. Directly addressing the Data Memory will always result in Bank 0 being accessed irrespective of the value of the Bank Pointer. Accessing data from banks other than Bank 0 must be implemented using Indirect Addressing. #### BP Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|-------| | Name | _ | _ | _ | _ | _ | _ | _ | DMBP0 | | R/W | _ | _ | _ | _ | _ | _ | _ | R/W | | POR | _ | _ | _ | _ | _ | _ | _ | 0 | Bit 7~1 Unimplemented, read as "0" Bit 0 **DMBP0**: Data Memory Bank selection 0: Bank 0 1: Bank 1 #### **Accumulator - ACC** The Accumulator is central to the operation of any microcontroller and is closely related with operations carried out by the ALU. The Accumulator is the place where all intermediate results from the ALU are stored. Without the Accumulator it would be necessary to write the result of each calculation or logical operation such as addition, subtraction, shift, etc., to the Data Memory resulting in higher programming and timing overheads. Data transfer operations usually involve the temporary storage function of the Accumulator; for example, when transferring data between one user-defined register and another, it is necessary to do this by passing the data through the Accumulator as no direct transfer between two registers is permitted. ## Program Counter Low Register - PCL To provide additional program control functions, the low byte of the Program Counter is made accessible to programmers by locating it within the Special Purpose area of the Data Memory. By manipulating this register, direct jumps to other program locations are easily implemented. Loading a value directly into this PCL register will cause a jump to the specified Program Memory location, however, as the register is only 8-bit wide, only jumps within the current Program Memory page are permitted. When such operations are used, note that a dummy cycle will be inserted. #### Look-up Table Registers - TBLP, TBHP, TBLH These three special function registers are used to control operation of the look-up table which is stored in the Program Memory. TBLP and TBHP are the table pointers and indicate the location where the table data is located. Their value must be setup before any table read commands are executed. Their value can be changed, for example using the "INC" or "DEC" instructions, allowing for easy table data pointing and reading. TBLH is the location where the high order byte of the table data is stored after a table read data instruction has been executed. Note that the lower order table data byte is transferred to a user defined location. Rev. 1.22 28 February 21, 2025 ## **Option Memory Mapping Register – ORMC** The ORMC register is used to enable the Option Memory Mapping function. The Option Memory capacity is 32 words. When a specific pattern of 55H and AAH is consecutively written into this register, the Option Memory Mapping function will be enabled and then the Option Memory code can be read by using the table read instruction. The Option Memory addresses $00H\sim1FH$ will be mapped to Program Memory last page addresses $E0H\simFFH$ . To successfully enable the Option Memory Mapping function, the specific pattern of 55H and AAH must be written into the ORMC register in two consecutive instruction cycles. It is therefore recommended that the global interrupt bit EMI should first be cleared before writing the specific pattern, and then set high again at a proper time according to users' requirements after the pattern is successfully written. An internal timer will be activated when the pattern is successfully written. The mapping operation will be automatically finished after a period of 4×t<sub>LIRC</sub>. Therefore, users should read the data in time, otherwise the Option Memory Mapping function needs to be restarted. After the completion of each consecutive write operation to the ORMC register, the timer will recount. When the table read instructions are used to read the Option Memory code, both "TABRD [m]" and "TABRDL [m]" instructions can be used. However, care must be taken if the "TABRD [m]" instruction is used, the table pointer defined by the TBHP register must be referenced to the last page. Refer to corresponding sections about the table read instruction for more details. #### ORMC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | ORMC7 | ORMC6 | ORMC5 | ORMC4 | ORMC3 | ORMC2 | ORMC1 | ORMC0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **ORMC7~ORMC0**: Option Memory Mapping specific pattern When a specific pattern of 55H and AAH is written into this register, the Option Memory Mapping function will be enabled. Note that the register content will be cleared after the MCU is woken up from the IDLE/SLEEP mode. #### Status Register - STATUS This 8-bit register contains the zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PDF), and watchdog time-out flag (TO). These arithmetic/logical operation and system management flags are used to record the status and operation of the microcontroller. With the exception of the TO and PDF flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PDF flag. In addition, operations related to the status register may give different results due to the different instruction operations. The TO flag can be affected only by a system power-up, a WDT time-out or by executing the "CLR WDT" or "HALT" instruction. The PDF flag is affected only by executing the "HALT" or "CLR WDT" instruction or during a system power-up. The Z, OV, AC, and C flags generally reflect the status of the latest operations. - C is set if an operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. - AC is set if an operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared. - Z is set if the result of an arithmetic or logical operation is zero; otherwise Z is cleared. - OV is set if an operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared. - PDF is cleared by a system power-up or executing the "CLR WDT" instruction. PDF is set by executing the "HALT" instruction. - TO is cleared by a system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out. In addition, on entering an interrupt sequence or executing a subroutine call, the status register will not be pushed onto the stack automatically. If the contents of the status registers are important and if the subroutine can corrupt the status register, precautions must be taken to correctly save it. #### STATUS Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|----|-----|-----|-----|-----|-----| | Name | _ | _ | TO | PDF | OV | Z | AC | С | | R/W | _ | _ | R | R | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | Х | Х | Х | Х | "x": Unknown Bit 7~6 Unimplemented, read as "0" Bit 5 TO: Watchdog Time-out flag 0: After power up or executing the "CLR WDT" or "HALT" instruction 1: A watchdog time-out occurred Bit 4 **PDF**: Power down flag 0: After power up or executing the "CLR WDT" instruction 1: By executing the "HALT" instruction Bit 3 **OV**: Overflow flag 0: No overflow 1: An operation results in a carry into the highest-order bit but not a carry out of the highest-order bit or vice versa Bit 2 Z: Zero flag 0: The result of an arithmetic or logical operation is not zero 1: The result of an arithmetic or logical operation is zero Bit 1 AC: Auxiliary flag 0: No auxiliary carry 1: An operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction Bit 0 C: Carry flag 0: No carry-out 1: An operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation The "C" flag is also affected by a rotate through carry instruction. Rev. 1.22 30 February 21, 2025 ## **EEPROM Data Memory** The device contains an area of internal EEPROM Data Memory. EEPROM is by its nature a non-volatile form of re-programmable memory, with data retention even when its power supply is removed. By incorporating this kind of memory, a whole new host of application possibilities are made available to the designer. The availability of EEPROM storage allows information such as product identification numbers, calibration values, specific user data, system setup data or other product information to be stored directly within the product microcontroller. The process of reading and writing data to the EEPROM memory has been reduced to a very trivial affair. ## **EEPROM Data Memory Structure** The EEPROM Data Memory capacity is 32×8 bits for the device. Unlike the Program Memory and RAM Data Memory, the EEPROM Data Memory is not directly mapped into memory space and is therefore not directly addressable in the same way as the other types of memory. Read and Write operations to the EEPROM are carried out in single byte operations using an address and a data register in Bank 0 and a single control register in Bank 1. #### **EEPROM Registers** Three registers control the overall operation of the internal EEPROM Data Memory. These are the address register, EEA, the data register, EED and a single control register, EEC. As both the EEA and EED registers are located in Bank 0, they can be directly accessed in the same way as any other Special Function Register. The EEC register however, being located in Bank 1, cannot be directly addressed directly and can only be read from or written to indirectly using the MP1 Memory Pointer and Indirect Addressing Register, IAR1. Because the EEC control register is located at address 40H in Bank 1, the MP1 Memory Pointer must first be set to the value 40H and the Bank Pointer register, BP, set to the value, 01H, before any operations on the EEC register are executed. | Register | Bit | | | | | | | | |----------|-----|----|----|------|------|------|------|------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EEA | _ | _ | _ | EEA4 | EEA3 | EEA2 | EEA1 | EEA0 | | EED | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | EEC | D7 | _ | _ | _ | WREN | WR | RDEN | RD | **EEPROM Register List** #### • EEA Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|------|------|------|------|------| | Name | _ | _ | _ | EEA4 | EEA3 | EEA2 | EEA1 | EEA0 | | R/W | _ | _ | _ | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | 0 | 0 | 0 | 0 | 0 | Bit 7~5 Unimplemented, read as "0" Bit $4\sim0$ **EEA4~EEA0**: Data EEPROM address bit $4\sim$ bit 0 #### EED Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7\simD0**: Data EEPROM data bit $7 \sim$ bit 0 Rev. 1.22 31 February 21, 2025 #### • EEC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|---|---|---|------|-----|------|-----| | Name | D7 | _ | _ | _ | WREN | WR | RDEN | RD | | R/W | R/W | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | 0 | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7 **D7**: Reserved bit, must be fixed at "0" Bit 6~4 Unimplemented, read as "0" Bit 3 WREN: Data EEPROM Write Enable 0: Disable 1: Enable This is the Data EEPROM Write Enable Bit which must be set high before Data EEPROM write operations are carried out. Clearing this bit to zero will inhibit Data EEPROM write operations. Bit 2 WR: EEPROM Write Control 0: Write cycle has finished1: Activate a write cycle This is the Data EEPROM Write Control Bit and when set high by the application program will activate a write cycle. This bit will be automatically reset to zero by the hardware after the write cycle has finished. Setting this bit high will have no effect if the WREN has not first been set high. Bit 1 RDEN: Data EEPROM Read Enable 0: Disable 1: Enable This is the Data EEPROM Read Enable Bit which must be set high before Data EEPROM read operations are carried out. Clearing this bit to zero will inhibit Data EEPROM read operations. Bit 0 RD: EEPROM Read Control 0: Read cycle has finished1: Activate a read cycle This is the Data EEPROM Read Control Bit and when set high by the application program will activate a read cycle. This bit will be automatically reset to zero by the hardware after the read cycle has finished. Setting this bit high will have no effect if the RDEN has not first been set high. Note: 1. The WREN, WR, RDEN and RD cannot be set high at the same time in one instruction. The WR and RD cannot be set high at the same time. - 2. Ensure that the $f_{\text{SUB}}$ clock is stable before executing the write operation. - 3. Ensure that the write operation is totally complete before changing the contents of the EEPROM related registers. #### Reading Data from the EEPROM To read data from the EEPROM, the EEPROM address of the data to be read must first be placed in the EEA register. The read enable bit, RDEN, in the EEC register must then be set high to enable the read function. If the RD bit in the EEC register is now set high, a read cycle will be initiated. Setting the RD bit high will not initiate a read operation if the RDEN bit has not been set. When the read cycle terminates, the RD bit will be automatically cleared to zero, after which the data can be read from the EED register. The data will remain in the EED register until another read or write operation is executed. The application program can poll the RD bit to determine when the data is valid for reading. Rev. 1.22 32 February 21, 2025 #### Writing Data to the EEPROM To write data to the EEPROM, the EEPROM address of the data to be written must first be placed in the EEA register and the data placed in the EED register. To initiate a write cycle the write enable bit, WREN, in the EEC register must first be set high to enable the write function. After this, the WR bit in the EEC register must be immediately set high to initiate a write cycle successfully. These two instructions must be executed in two consecutive instruction cycles. The global interrupt bit EMI should also first be cleared before implementing any write operations, and then set high again after the write cycle has started. Note that setting the WR bit high will not initiate a write cycle if the WREN bit has not been set. As the EEPROM write cycle is controlled using an internal timer whose operation is asynchronous to microcontroller system clock, a certain time will elapse before the data will have been written into the EEPROM. Detecting when the write cycle has finished can be implemented either by polling the WR bit in the EEC register or by using the EEPROM interrupt. When the write cycle terminates, the WR bit will be automatically cleared to zero by the microcontroller, informing the user that the data has been written to the EEPROM. The application program can therefore poll the WR bit to determine when the write cycle has ended. #### **Write Protection** Protection against inadvertent write operation is provided in several ways. After the device is powered-on the Write Enable bit in the control register will be cleared preventing any write operations. Also at power-on the Bank Pointer, BP, will be reset to zero, which means that Data Memory Bank 0 will be selected. As the EEPROM control register is located in Bank 1, this adds a further measure of protection against spurious write operations. During normal program operation, ensuring that the Write Enable bit in the control register is cleared will safeguard against incorrect write operations. #### **EEPROM Interrupt** The EEPROM write interrupt is generated when an EEPROM write cycle has ended. The EEPROM interrupt must first be enabled by setting the DEE bit in the relevant interrupt register. When an EEPROM write cycle ends, the DEF request flag will be set. If the EEPROM interrupt is enabled and the stack is not full, a jump to the associated EEPROM Interrupt vector will take place. When the interrupt is serviced, the EEPROM interrupt request flag, DEF, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. More details can be obtained in the Interrupt section. #### **Programming Considerations** Care must be taken that data is not inadvertently written to the EEPROM. Protection can be enhanced by ensuring that the Write Enable bit is normally cleared to zero when not writing. Also the Bank Pointer could be normally cleared to zero as this would inhibit access to Bank 1 where the EEPROM control register exist. Although certainly not necessary, consideration might be given in the application program to the checking of the validity of new write data by a simple read back process. When writing data the WR bit must be set high immediately after the WREN bit has been set high, to ensure the write cycle executes correctly. The global interrupt bit EMI should also be cleared before a write cycle is executed and then re-enabled after the write cycle starts. Note that the device should not enter the IDLE or SLEEP mode until the EEPROM read or write operation is totally complete. Otherwise, the EEPROM read or write operation will fail. #### **Programming Examples** #### Reading data from the EEPROM - Polling Method ``` MOV A, EEPROM ADRES ; user defined address MOV EEA, A ; setup memory pointer MP1 ; MP1 points to EEC register MOV A, 040H MOV MP1, A MOV A, 01H ; setup Bank Pointer MOV BP, A ; set RDEN bit, enable read operations SET IAR1.1 SET IAR1.0 ; start Read Cycle - set RD bit BACK: SZ IAR1.0 ; check for read cycle end JMP BACK ; disable EEPROM read if no more read operations are required CLR IAR1 CLR BP MOV A, EED ; move read data to register MOV READ DATA, A ``` Note: For each read operation, the address register should be re-specified followed by setting the RD bit high to activate a read cycle even if the target address is consecutive. #### Writing Data to the EEPROM - Polling Method ``` MOV A, EEPROM ADRES ; user defined address MOV EEA, A MOV A, EEPROM DATA ; user defined data MOV EED, A MOV A, 040H ; setup memory pointer MP1 MOV MP1, A ; MP1 points to EEC register MOV A, 01H ; setup Bank Pointer MOV BP, A CLR EMI ; set WREN bit, enable write operations SET IAR1.3 SET IAR1.2 ; start Write Cycle - set WR bit - executed immediately ; after set WREN bit SET EMI BACK: SZ IAR1.2 ; check for write cycle end JMP BACK CLR BP ``` Rev. 1.22 34 February 21, 2025 ## **Oscillators** Various oscillator types offer the user a wide range of functions according to their various application requirements. The flexible features of the oscillator functions ensure that the best optimisation can be achieved in terms of speed and power saving. Oscillator selections and operation are selected through a combination of configuration options and relevant control registers. #### Oscillator Overview In addition to being the source of the main system clock the oscillators also provide clock sources for the Watchdog Timer and Time Base Interrupts. Two fully integrated internal oscillators, requiring no external components, are provided to form a wide range of both fast and slow system oscillators. The higher frequency oscillator provides higher performance but carry with it the disadvantage of higher power requirements, while the opposite is of course true for the lower frequency oscillator. With the capability of dynamically switching between fast and slow system clock, the device has the flexibility to optimize the performance/power ratio, a feature especially important in power sensitive portable applications. | Type | Name | Frequency | |------------------------|------|------------| | Internal High Speed RC | HIRC | 8/12/16MHz | | Internal Low Speed RC | LIRC | 32kHz | **Oscillator Types** #### **System Clock Configurations** There are two methods of generating the system clock, a high speed oscillator and a low speed oscillator. The high speed oscillator is the internal 8/12/16MHz RC oscillator, HIRC. The low speed oscillator is the internal 32kHz RC oscillator, LIRC. Selecting whether the low or high speed oscillator is used as the system oscillator is implemented using the CKS2~CKS0 bits in the SCC register and as the system clock can be dynamically selected. #### Internal High Speed RC Oscillator - HIRC The internal RC oscillator is a fully integrated system oscillator requiring no external components. The internal RC oscillator has three fixed frequencies of 8MHz, 12MHz and 16MHz, which is selected using a configuration option. The HIRC1~HIRC0 bits in the HIRCC register must also be setup to match the selected configuration option frequency. Setting up these bits is necessary to ensure that the HIRC frequency accuracy specified in the A.C. Characteristics is achieved. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. #### Internal 32kHz Oscillator - LIRC The Internal 32kHz System Oscillator is a low frequency oscillator. It is also a fully integrated RC oscillator with a typical frequency of 32kHz, requiring no external components for its implementation. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. ## **Operating Modes and System Clocks** Present day applications require that their microcontrollers have high performance but often still demand that they consume as little power as possible, conflicting requirements that are especially true in battery powered portable applications. The fast clocks required for high performance will by their nature increase current consumption and of course vice versa, lower speed clocks reduce current consumption. As both high and low speed clock sources are provided the means to switch between them dynamically, the user can optimise the operation of their microcontroller to achieve the best performance/power ratio. #### System Clocks The device has different clock sources for both the CPU and peripheral function operation. By providing the user with a wide range of clock selections using register programming, a clock system can be configured to obtain maximum application performance. The main system clock, can come from either a high frequency, $f_{\text{H}}$ , or low frequency, $f_{\text{SUB}}$ , source, and is selected using the CKS2~CKS0 bits in the SCC register. The high speed system clock is sourced from the HIRC oscillator. The low speed system clock source is sourced from the LIRC oscillator. The other choice, which is a divided version of the high speed system oscillator has a range of $f_{\text{H}}/2\sim f_{\text{H}}/64$ . Rev. 1.22 36 February 21, 2025 **Device Clock Configurations** Note: When the system clock source $f_{SYS}$ is switched to $f_{SUB}$ from $f_H$ , the high speed oscillator will stop to conserve the power or continue to oscillate to provide the clock source, $f_H \sim f_H/64$ , for peripheral circuit to use, which is determined by configuring the corresponding high speed oscillator enable control bit. # **System Operation Modes** There are six different modes of operation for the microcontroller, each one with its own special characteristics and which can be chosen according to the specific performance and power requirements of the application. There are two modes allowing normal operation of the microcontroller, the FAST Mode and SLOW Mode. The remaining four modes, the SLEEP, IDLE0, IDLE1 and IDLE2 Mode are used when the microcontroller CPU is switched off to conserve power. | Operation | CPU | | Register Se | tting | | fн | | _ | | |-----------|-----|--------|-------------|-----------|------------------------------------|-----------------------|------------------|-------------------|----| | Mode | CPU | FHIDEN | FSIDEN | CKS2~CKS0 | <b>f</b> sys | IH | f <sub>SUB</sub> | f <sub>LIRC</sub> | | | FAST | On | Х | Х | 000~110 | f <sub>H</sub> ~f <sub>H</sub> /64 | On | On | On | | | SLOW | On | Х | Х | 111 | f <sub>SUB</sub> | On/Off <sup>(1)</sup> | On | On | | | IDLE0 | Off | 0 | 0 | 1 | 000~110 | Off | Off | On | On | | IDLEO | Oii | U | ' | 111 | On | Oii | On | On | | | IDLE1 | Off | 1 | 1 | XXX | On | On | On | On | | | IDLE2 | Off | 1 | 0 | 000~110 | On | On | Off | On | | | IDLEZ | Oii | 1 | 0 | 111 | Off | On | Οπ | On | | | SLEEP | Off | 0 | 0 | xxx | Off | Off | Off | On <sup>(2)</sup> | | "x": Don't care Note: 1. The $f_H$ clock will be switched on or off by configuring the corresponding oscillator enable bit in the SLOW mode. 2. The f<sub>LIRC</sub> clock will be switched on since the WDT function is always enabled even in the SLEEP mode. Rev. 1.22 37 February 21, 2025 #### **FAST Mode** This is one of the main operating modes where the microcontroller has all of its functions operational and where the system clock is provided by the high speed oscillator. This mode operates allowing the microcontroller to operate normally with a clock source will come from the HIRC oscillator. The high speed oscillator will however first be divided by a ratio ranging from 1 to 64, the actual ratio being selected by the CKS2~CKS0 bits in the SCC register. Although a high speed oscillator is used, running the microcontroller at a divided clock ratio reduces the operating current. #### **SLOW Mode** This is also a mode where the microcontroller operates normally although now with a slower speed clock source. The clock source used will be from $f_{SUB}$ . The $f_{SUB}$ clock is derived from the LIRC oscillator. #### **SLEEP Mode** The SLEEP Mode is entered when a HALT instruction is executed and when the FHIDEN and FSIDEN bit are low. In the SLEEP mode the CPU will be stopped, and the $f_{SUB}$ clock to peripheral will be stopped too. However the $f_{LIRC}$ clock will continue to operate since the WDT function is always enabled. #### **IDLE0 Mode** The IDLE0 Mode is entered when a HALT instruction is executed and when the FHIDEN bit in the SCC register is low and the FSIDEN bit in the SCC register is high. In the IDLE0 Mode the CPU will be switched off but the low speed oscillator will be turned on to drive some peripheral functions. #### **IDLE1 Mode** The IDLE1 Mode is entered when a HALT instruction is executed and when the FHIDEN bit in the SCC register is high and the FSIDEN bit in the SCC register is high. In the IDLE1 Mode the CPU will be switched off but both the high and low speed oscillators will be turned on to provide a clock source to keep some peripheral functions operational. #### **IDLE2 Mode** The IDLE2 Mode is entered when a HALT instruction is executed and when the FHIDEN bit in the SCC register is high and the FSIDEN bit in the SCC register is low. In the IDLE2 Mode the CPU will be switched off but the high speed oscillator will be turned on to provide a clock source to keep some peripheral functions operational. ### **Control Registers** The SCC and HIRCC registers are used to control the system clock and the corresponding oscillator configurations. | Register | egister Bit | | | | | | | | |----------|-------------|------|------|---|---|---|--------|--------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SCC | CKS2 | CKS1 | CKS0 | _ | _ | _ | FHIDEN | FSIDEN | | HIRCC | _ | _ | _ | _ | _ | _ | HIRCF | HIRCEN | System Operating Mode Control Register List Rev. 1.22 38 February 21, 2025 ### SCC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|---|---|---|--------|--------| | Name | CKS2 | CKS1 | CKS0 | _ | _ | _ | FHIDEN | FSIDEN | | R/W | R/W | R/W | R/W | _ | _ | _ | R/W | R/W | | POR | 0 | 0 | 0 | _ | _ | _ | 0 | 0 | Bit 7~5 CKS2~CKS0: System clock selection $\begin{array}{c} 000: \, f_H \\ 001: \, f_H/2 \\ 010: \, f_H/4 \\ 011: \, f_H/8 \\ 100: \, f_H/16 \\ 101: \, f_H/32 \\ 110: \, f_H/64 \\ 111: \, f_{SUB} \end{array}$ These three bits are used to select which clock is used as the system clock source. In addition to the system clock source directly derived from $f_H$ or $f_{SUB}$ , a divided version of the high speed system oscillator can also be chosen as the system clock source. Bit 4~2 Unimplemented, read as "0" Bit 1 FHIDEN: High Frequency oscillator control when CPU is switched off 0: Disable 1: Enable This bit is used to control whether the high speed oscillator is activated or stopped when the CPU is switched off by executing a "HALT" instruction. Bit 0 FSIDEN: Low Frequency oscillator control when CPU is switched off 0: Disable 1: Enable This bit is used to control whether the low speed oscillator is activated or stopped when the CPU is switched off by executing a "HALT" instruction. ### HIRCC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-------|-------|-------|--------| | Name | _ | _ | _ | _ | HIRC1 | HIRC0 | HIRCF | HIRCEN | | R/W | _ | _ | _ | _ | R/W | R/W | R | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 1 | Bit 7~4 Unimplemented, read as "0" Bit 3~2 HIRC1~HIRC0: HIRC frequency selection 00: 8MHz 01: 12MHz 10: 16MHz 11: 8MHz When the HIRC oscillator is enabled or the HIRC frequency selection is changed by the application program, the clock frequency will automatically be changed after the HIRCF flag is set to 1. It is recommended that the HIRC frequency selected by these two bits should be the same with the frequency determined by the configuration option to achieve the HIRC frequency accuracy specified in the A.C. Characteristics. Bit 1 HIRCF: HIRC oscillator stable flag 0: HIRC unstable 1: HIRC stable This bit is used to indicate whether the HIRC oscillator is stable or not. When the HIRCEN bit is set to 1 to enable the HIRC oscillator or the HIRC frequency selection is changed by the application program, the HIRCF bit will first be cleared to 0 and then set to 1 after the HIRC oscillator is stable. Bit 0 HIRCEN: HIRC oscillator enable control 0: Disable 1: Enable ## **Operating Mode Switching** The device can switch between operating modes dynamically allowing the user to select the best performance/power ratio for the present task in hand. In this way microcontroller operations that do not require high performance can be executed using slower clocks thus requiring less operating current and prolonging battery life in portable applications. In simple terms, Mode Switching between the FAST Mode and SLOW Mode is executed using the CKS2~CKS0 bits in the SCC register while Mode Switching from the FAST/SLOW Modes to the SLEEP/IDLE Modes is executed via the HALT instruction. When a HALT instruction is executed, whether the device enters the IDLE Mode or the SLEEP Mode is determined by the condition of the FHIDEN and FSIDEN bits in the SCC register. # **FAST Mode to SLOW Mode Switching** When running in the FAST Mode, which uses the high speed system oscillator, and therefore consumes more power, the system clock can switch to run in the SLOW Mode by setting the CKS2~CKS0 bits to "111" in the SCC register. This will then use the low speed system oscillator which will consume less power. Users may decide to do this for certain operations which do not require high performance and can subsequently reduce power consumption. The SLOW Mode is sourced from the LIRC oscillator and therefore requires the oscillator to be stable before full mode switching occurs. Rev. 1.22 40 February 21, 2025 ## **SLOW Mode to FAST Mode Switching** In SLOW mode the system clock is derived from $f_{SUB}$ . When system clock is switched back to the FAST mode from $f_{SUB}$ , the CKS2~CKS0 bits should be set to "000" ~ "110" and then the system clock will respectively be switched to $f_{H}$ ~ $f_{H}$ /64. However, if $f_{\rm H}$ is not used in SLOW mode and thus switched off, it will take some time to re-oscillate and stabilise when switching to the FAST mode from the SLOW Mode. This is monitored using the HIRCF bit in the HIRCC register. The time duration required for the high speed system oscillator stabilization is specified in the System Start Up Time Characteristics. #### **Entering the SLEEP Mode** There is only one way for the device to enter the SLEEP Mode and that is to execute the "HALT" instruction in the application program with both the FHIDEN and FSIDEN bits in the SCC register equal to "0". In this mode all the clocks and functions will be switched off except the WDT function. When this instruction is executed under the conditions described above, the following will occur: - The system clock will be stopped and the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag PDF will be set, and WDT timeout flag TO will be cleared. - The WDT will be cleared and resume counting as the WDT function is always enabled. #### **Entering the IDLEO Mode** There is only one way for the device to enter the IDLE0 Mode and that is to execute the "HALT" instruction in the application program with the FHIDEN bit in the SCC register equal to "0" and the FSIDEN bit in the SCC register equal to "1". When this instruction is executed under the conditions described above, the following will occur: - The f<sub>H</sub> clock will be stopped and the application program will stop at the "HALT" instruction, but the f<sub>SUB</sub> clock will be on. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag PDF will be set, and WDT timeout flag TO will be cleared. - The WDT will be cleared and resume counting as the WDT function is always enabled. #### **Entering the IDLE1 Mode** There is only one way for the device to enter the IDLE1 Mode and that is to execute the "HALT" instruction in the application program with both the FHIDEN and FSIDEN bits in the SCC register equal to "1". When this instruction is executed under the conditions described above, the following will occur: - The f<sub>H</sub> and f<sub>SUB</sub> clocks will be on but the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag PDF will be set, and WDT timeout flag TO will be cleared. - The WDT will be cleared and resume counting as the WDT function is always enabled. # **Entering the IDLE2 Mode** There is only one way for the device to enter the IDLE2 Mode and that is to execute the "HALT" instruction in the application program with the FHIDEN bit in the SCC register equal to "1" and the FSIDEN bit in the SCC register equal to "0". When this instruction is executed under the conditions described above, the following will occur: - The $f_H$ clock will be on but the $f_{SUB}$ clock will be off and the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag PDF will be set, and WDT timeout flag TO will be cleared. - The WDT will be cleared and resume counting as the WDT function is always enabled. Rev. 1.22 42 February 21, 2025 ## **Standby Current Considerations** As the main reason for entering the SLEEP or IDLE Mode is to keep the current consumption of the device to as low a value as possible, perhaps only in the order of several micro-amps except in the IDLE1 and IDLE2 Mode, there are other considerations which must also be taken into account by the circuit designer if the power consumption is to be minimised. Special attention must be made to the I/O pins on the device. All high-impedance input pins must be connected to either a fixed high or low level as any floating input pins could create internal oscillations and result in increased current consumption. This also applies to devices which have different package types, as there may be unbonded pins. These pins must either be setup as outputs or if setup as inputs must have pull-high resistors connected. Care must also be taken with the loads, which are connected to I/O pins, which are setup as outputs. These should be placed in a condition in which minimum current is drawn or connected only to external circuits that do not draw current, such as other CMOS inputs. In the IDLE1 and IDLE2 Mode the high speed oscillator is on, if the peripheral function clock source is derived from the high speed oscillator, the additional standby current will also be perhaps in the order of several hundred micro-amps. ## Wake-up To minimise power consumption the device can enter the SLEEP or any IDLE Mode, where the CPU will be switched off. However, when the device is woken up again, it will take a considerable time for the original system oscillator to restart, stablise and allow normal operation to resume. After the system enters the SLEEP or IDLE Mode, it can be woken up from one of various sources listed as follows: - · An external falling edge on Port A - · A system interrupt - · A WDT overflow When the device executes the "HALT" instruction, the PDF flag will be set to 1. The PDF flag will be cleared to 0 if the device experiences a system power-up or executes the clear Watchdog Timer instruction. If the system is woken up by a WDT overflow, a Watchdog Timer reset will be initiated and the TO flag will be set to 1. The TO flag is set if a WDT time-out occurs and causes a wake-up that only resets the Program Counter and Stack Pointer, other flags remain in their original status. Each pin on Port A can be setup using the PAWU register to permit a negative transition on the pin to wake up the system. When a Port A pin wake-up occurs, the program will resume execution at the instruction following the "HALT" instruction. If the system is woken up by an interrupt, then two possible situations may occur. The first is where the related interrupt is disabled or the interrupt is enabled but the stack is full, in which case the program will resume execution at the instruction following the "HALT" instruction. In this situation, the interrupt which woke up the device will not be immediately serviced, but will rather be serviced later when the related interrupt is finally enabled or when a stack level becomes free. The other situation is where the related interrupt is enabled and the stack is not full, in which case the regular interrupt response takes place. If an interrupt request flag is set high before entering the SLEEP or IDLE Mode, the wake-up function of the related interrupt will be disabled. # **Watchdog Timer** The Watchdog Timer is provided to prevent program malfunctions or sequences from jumping to unknown locations, due to certain uncontrollable external events such as electrical noise. ## **Watchdog Timer Clock Source** The Watchdog Timer clock source is provided by the internal clock, $f_{LIRC}$ , which is sourced from the LIRC oscillator. The LIRC internal oscillator has an approximate period of 32kHz and this specified internal clock period can vary with $V_{DD}$ , temperature and process variations. The Watchdog Timer source clock is then subdivided by a ratio of $2^8$ to $2^{18}$ to give longer timeouts, the actual value being chosen using the WS2~WS0 bits in the WDTC register. ## **Watchdog Timer Control Register** A single register, WDTC, controls the required timeout period as well as the enable WDT and reset MCU operations. ### WDTC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | WE4 | WE3 | WE2 | WE1 | WE0 | WS2 | WS1 | WS0 | | R/W | POR | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | Bit 7~3 WE4~WE0: WDT function software control 10101 or 01010: Enable Other: Reset MCU When these bits are changed by the environmental noise or software setting to reset the microcontroller, the reset operation will be activated after a delay time, tsreset, and the WRF bit in the RSTFC register will be set to 1. Bit 2~0 WS2~WS0: WDT time-out period selection 000: 28/f<sub>LIRC</sub> 001: 2<sup>10</sup>/f<sub>LIRC</sub> 010: 2<sup>12</sup>/f<sub>LIRC</sub> 011: 2<sup>14</sup>/f<sub>LIRC</sub> 100: 2<sup>15</sup>/f<sub>LIRC</sub> 101: 2<sup>16</sup>/f<sub>LIRC</sub> 110: 2<sup>17</sup>/f<sub>LIRC</sub> 111: 2<sup>18</sup>/f<sub>LIRC</sub> #### RSTFC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|------|-----|-----| | Name | _ | | _ | _ | | LVRF | LRF | WRF | | R/W | _ | _ | _ | _ | _ | R/W | R/W | R/W | | POR | _ | _ | _ | _ | _ | х | 0 | 0 | "x": Unknown Bit 7~3 Unimplemented, read as "0" Bit 2 LVRF: LVR function reset flag Describe elsewhere. Bit 1 LRF: LVR control register software reset flag Describe elsewhere. Bit 0 WRF: WDT Control register software reset flag 0: Not occurred 1: Occurred This bit is set to 1 by the WDT Control register software reset and cleared to 0 by the application program. Note that this bit can only be cleared to 0 by the application program. Rev. 1.22 44 February 21, 2025 ## **Watchdog Timer Operation** The Watchdog Timer operates by providing a device reset when its timer overflows. This means that in the application program and during normal operation the user has to strategically clear the Watchdog Timer before it overflows to prevent the Watchdog Timer from executing a reset. This is done using the clear watchdog instruction. If the program malfunctions for whatever reason, jumps to an unknown location, or enters an endless loop, the clear instruction will not be executed in the correct manner, in which case the Watchdog Timer will overflow and reset the device. There are five bits, WE4~WE0, in the WDTC register to offer additional enable and reset control of the Watchdog Timer. If the WE4~WE0 bits value are equal to 01010B or 10101B, the WDT function is enabled. However, if the WE4~WE0 bits are changed to any other values except 01010B and 10101B, which could be caused by adverse environmental conditions such as noise, it will reset the device after a delay time, t<sub>SRESET</sub>. After power on these bits will have a value of 01010B. | WE4~WE0 Bits | WDT Function | |------------------|--------------| | 01010B or 10101B | Enable | | Any other value | Reset MCU | **Watchdog Timer Function Control** Under normal program operation, a Watchdog Timer time-out will initialise a device reset and set the status bit TO. However, if the system is in the SLEEP or IDLE Mode, when a Watchdog Timer time-out occurs, the TO bit in the status register will be set and only the Program Counter and Stack Pointer will be reset. Three methods can be adopted to clear the contents of the Watchdog Timer. The first is a WDT software reset, which means a certain value except 01010B and 10101B written into the WE4~WE0 bit filed, the second is using the Watchdog Timer software clear instruction and the third is via a HALT instruction. There is only one method of using software instruction to clear the Watchdog Timer. That is to use the single "CLR WDT" instruction to clear the WDT. The maximum time out period is when the $2^{18}$ division ratio is selected. As an example, with a 32kHz LIRC oscillator as its source clock, this will give a maximum watchdog period of around 8 seconds for the $2^{18}$ division ratio, and a minimum timeout of 8ms for the $2^{8}$ division ratio. Rev. 1.22 45 February 21, 2025 ## **Reset and Initialisation** A reset function is a fundamental part of any microcontroller ensuring that the device can be set to some predetermined condition irrespective of outside parameters. The most important reset condition is after power is first applied to the microcontroller. In this case, internal circuitry will ensure that the microcontroller, after a short delay, will be in a well-defined state and ready to execute the first program instruction. After this power-on reset, certain important internal registers will be set to defined states before the program commences. One of these registers is the Program Counter, which will be reset to zero forcing the microcontroller to begin program execution from the lowest Program Memory address. In addition to the power-on reset, another reset exists in the form of a Low Voltage Reset, LVR, where a full reset is implemented in situations where the power supply voltage falls below a certain threshold. Another type of reset is when the Watchdog Timer overflows and resets the microcontroller. All types of reset operations result in different register conditions being setup. #### **Reset Functions** There are several ways in which a microcontroller reset can occur, through events occurring internally. #### **Power-on Reset** The most fundamental and unavoidable reset is the one that occurs after power is first applied to the microcontroller. As well as ensuring that the Program Memory begins execution from the first memory address, a power-on reset also ensures that certain other registers are preset to known conditions. All the I/O port and port control registers will power up in a high condition ensuring that all pins will be first set to inputs. **Power-On Reset Timing Chart** ### Low Voltage Reset - LVR The microcontroller contains a low voltage reset circuit in order to monitor the supply voltage of the device and provides an MCU reset should the value fall below a certain predefined level. The LVR function can be enabled or disabled by the LVRC control register. If the LVRC control register is configured to enable the LVR function, the LVR function is always enabled except in the SLEEP/IDLE mode. If the supply voltage of the device drops to within a range of $0.9V \sim V_{LVR}$ such as might occur when changing the battery in battery powered applications, the LVR will automatically reset the device internally and the LVRF bit in the RSTFC register will also be set to 1. For a valid LVR signal, a low supply voltage, i.e., a voltage in the range between $0.9V \sim V_{LVR}$ must exist for a time greater than that specified by $t_{LVR}$ in the LVR Electrical Characteristics. If the low supply voltage state does not exceed this value, the LVR will ignore the low supply voltage and will not perform a reset function. The actual $V_{LVR}$ value can be selected by the LVS7~LVS0 bits in the LVRC register. If the LVS7~LVS0 bits are changed to some different values by environmental noise, the LVR will reset the device after a delay time, $t_{SRESET}$ . When this happens, the LRF bit in the RSTFC register will be set to 1. After power on the register will have the value of 01100110B. Note that the LVR function will be automatically disabled when the device enters the SLEEP or IDLE mode. Rev. 1.22 46 February 21, 2025 Low Voltage Reset Timing Chart ## LVRC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | LVS7 | LVS6 | LVS5 | LVS4 | LVS3 | LVS2 | LVS1 | LVS0 | | R/W | POR | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | Bit 7~0 LVS7~LVS0: LVR Voltage Select control 01100110: 1.7V 01010101: 1.9V 00110011: 2.55V 10011001: 3.15V 10101010: 3.8V 11110000: LVR disable Other values: Generates MCU reset – register is reset to POR value When an actual low voltage condition occurs, as specified by one of the defined LVR voltage values above, an MCU reset will be generated. The reset operation will be activated after the low voltage condition keeps more than a $t_{LVR}$ time. In this situation the register contents will remain the same after such a reset occurs. Any register value, other than 11110000B and the defined LVR values above, will also result in the generation of an MCU reset. The reset operation will be activated after a delay time, $t_{SRESET}$ . However in this situation the register contents will be reset to the POR value. ## RSTFC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|------|-----|-----| | Name | _ | _ | _ | _ | _ | LVRF | LRF | WRF | | R/W | _ | _ | _ | _ | _ | R/W | R/W | R/W | | POR | _ | _ | _ | _ | _ | х | 0 | 0 | "x": Unknown Bit 7~3 Unimplemented, read as "0" Bit 2 LVRF: LVR function reset flag 0: Not occurred This bit is set to 1 when a specific Low Voltage Reset situation condition occurs. This bit can only be cleared to 0 by the application program. Bit 1 LRF: LVR control register software reset flag 0: Not occurred 1: Occurred This bit is set to 1 if the LVRC register contains any non-defined LVR voltage register values. This in effect acts like a software-reset function. This bit can only be cleared to 0 by the application program. Bit 0 WRF: WDT control register software reset flag Describe elsewhere. ### **Watchdog Time-out Reset during Normal Operation** The Watchdog time-out Reset during normal operations in the FAST or SLOW mode is the same as the hardware Low Voltage Reset except that the Watchdog time-out flag TO will be set to "1". WDT Time-out Reset during Normal Operation Timing Chart ### Watchdog Time-out Reset during SLEEP or IDLE Mode The Watchdog time-out Reset during SLEEP or IDLE Mode is a little different from other kinds of reset. Most of the conditions remain unchanged except that the Program Counter and the Stack Pointer will be cleared to "0" and the TO and PDF flags will be set to "1". Refer to the System Start Up Time Characteristics for t<sub>SST</sub> details. WDT Time-out Reset during SLEEP or IDLE Mode Timing Chart #### **Reset Initial Conditions** The different types of reset described affect the reset flags in different ways. These flags, known as PDF and TO are located in the status register and are controlled by various microcontroller operations, such as the SLEEP or IDLE Mode function or Watchdog Timer. The reset flags are shown in the table: | то | PDF | Reset Conditions | |----|-----|--------------------------------------------------------| | 0 | 0 | Power-on reset | | u | u | LVR reset during FAST or SLOW Mode operation | | 1 | u | WDT time-out reset during FAST or SLOW Mode operation | | 1 | 1 | WDT time-out reset during IDLE or SLEEP Mode operation | "u" stands for unchanged The following table indicates the way in which the various components of the microcontroller are affected after a power-on reset occurs. | Item | Condition after Reset | |--------------------|--------------------------------------------------| | Program Counter | Reset to zero | | Interrupts | All interrupts will be disabled | | WDT, Time Bases | Clear after reset, WDT begins counting | | Timer Modules | Timer Modules will be turned off | | Input/Output Ports | I/O ports will be setup as inputs | | Stack Pointer | Stack Pointer will point to the top of the stack | The different kinds of resets all affect the internal registers of the microcontroller in different ways. To ensure reliable continuation of normal program execution after a reset occurs, it is important to know what condition the microcontroller is in after a particular reset occurs. The following table describes how each type of reset affects the microcontroller internal registers. Note that where more than one package type exists the table will reflect the situation for the larger package type. Rev. 1.22 48 February 21, 2025 | Register | Power On Reset | LVR Reset<br>(Normal Operation) | WDT Time-out<br>(Normal Operation) | WDT Time-out (IDLE/SLEEP) | |----------|----------------|---------------------------------|------------------------------------|---------------------------| | IAR0 | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | | MP0 | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | | IAR1 | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | | MP1 | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | | BP | 0 | 0 | 0 | u | | ACC | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | | PCL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | | TBLP | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBLH | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | | ТВНР | x x x | u u u | u u u | u u u | | STATUS | 00 xxxx | uu uuuu | 1u uuuu | 11 uuuu | | RSTFC | x00 | 1 u u | u u u | u u u | | scc | 00000 | 00000 | 00000 | uuuuu | | HIRCC | 0001 | 0001 | 0001 | uuuu | | WDTC | 0101 0011 | 0101 0011 | 0101 0011 | uuuu uuuu | | LVPUC | 0 | 0 | 0 | u | | PA | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PAC | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PAPU | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PAWU | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | РВ | 11 1111 | 11 1111 | 11 1111 | uu uuuu | | PBC | 11 1111 | 11 1111 | 11 1111 | uu uuuu | | PBPU | 00 0000 | 00 0000 | 00 0000 | uu uuuu | | INTEG | 0 0 | 00 | 00 | u u | | INTC0 | -000 0000 | -000 0000 | -000 0000 | -uuu uuuu | | INTC1 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | INTC2 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MFI0 | 0000 | 0000 | 0000 | uuuu | | MFI1 | 0000 | 0000 | 0000 | uuuu | | MFI2 | 0000 | 0000 | 0000 | uuuu | | MFI3 | 0000 | 0000 | 0000 | uuuu | | LVRC | 0110 0110 | uuuu uuuu | 0110 0110 | uuuu uuuu | | VBGC | 0 | 0 | 0 | u | | TB0C | 0 0 0 0 | 0000 | 0000 | uuuu | | PSC0R | 0 0 | 0 0 | 0 0 | u u | | TB1C | 0000 | 0000 | 0000 | u u u u | | PSC1R | 0 0 | 0 0 | 0 0 | u u | | IICC0 | 000- | 000- | 000- | uuu- | | IICC1 | 1000 0001 | 1000 0001 | 1000 0001 | uuuu uuuu | | IICD | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | | IICA | 0000 000- | 0000 000- | 0000 000- | uuuu uuu- | | IICTOC | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | SADOL | x x x x | x x x x | x x x x | uuuu<br>(ADRFS=0) | | | | ***** | | uuuu uuuu<br>(ADRFS=1) | | Register | Power On Reset | LVR Reset (Normal Operation) | WDT Time-out<br>(Normal Operation) | WDT Time-out (IDLE/SLEEP) | |----------|----------------|------------------------------|------------------------------------|---------------------------| | | | , , | | uuuu uuuu<br>(ADRFS=0) | | SADOH | XXXX XXXX | XXXX XXXX | XXXX XXXX | uuuu<br>(ADRFS=1) | | SADC0 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | SADC1 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | TKTMR | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | TKC0 | -000 0-00 | -000 0-00 | -000 0-00 | -uuu u-uu | | TK16DL | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | TK16DH | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | TKC1 | 11 | 11 | 11 | u u | | TKM016DL | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | TKM016DH | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | TKM0ROL | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | TKM0ROH | 0 0 | 0 0 | 0 0 | u u | | TKM0C0 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | TKM0C1 | 0-00 0000 | 0-00 0000 | 0-00 0000 | u-uu uuuu | | EEA | 0 0000 | 0 0000 | 0 0000 | u uuuu | | EED | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | СТМ0С0 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM0C1 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM0DL | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM0DH | 0 0 | 0 0 | 0 0 | u u | | CTM0AL | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM0AH | 0 0 | 0 0 | 00 | u u | | CTM1C0 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM1C1 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM1DL | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM1DH | 0 0 | 0 0 | 00 | u u | | CTM1AL | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM1AH | 0 0 | 00 | 00 | u u | | CTM2C0 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM2C1 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM2DL | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM2DH | 0 0 | 00 | 00 | u u | | CTM2AL | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM2AH | 0 0 | 0 0 | 0 0 | u u | | CTM3C0 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM3C1 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM3DL | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CTM3DH | 0 0 | 0 0 | 0 0 | u u | | CTM3AL | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | СТМЗАН | 0 0 | 0 0 | 0 0 | u u | | ORMC | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | | IFS0 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | IFS1 | 0000 | 0000 | 0000 | uuuu | | SLEDC | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PAS0 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | Register | Power On Reset | LVR Reset (Normal Operation) | WDT Time-out<br>(Normal Operation) | WDT Time-out (IDLE/SLEEP) | |----------|----------------|------------------------------|------------------------------------|---------------------------| | PAS1 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PBS0 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PBS1 | 0000 | 0000 | 0000 | uuuu | | EEC | 0 0000 | 0 0000 | 0 0000 | u uuuu | Note: "u" stands for unchanged "x" stands for unknown "-" stands for unimplemented # **Input/Output Ports** Holtek microcontrollers offer considerable flexibility on their I/O ports. With the input or output designation of every pin fully under user program control, pull-high selections for all ports and wake-up selections on certain pins, the user is provided with an I/O structure to meet the needs of a wide range of application possibilities. The device provides bidirectional input/output lines labeled with port names PA~PB. These I/O ports are mapped to the RAM Data Memory with specific addresses as shown in the Special Purpose Data Memory table. All of these I/O ports can be used for input and output operations. For input operation, these ports are non-latching, which means the inputs must be ready at the T2 rising edge of instruction "MOV A, [m]", where "m" denotes the port address. For output operation, all the data is latched and remains unchanged until the output latch is rewritten. | Register | | | | В | it | | | | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PA | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | PAC | PAC7 | PAC6 | PAC5 | PAC4 | PAC3 | PAC2 | PAC1 | PAC0 | | PAPU | PAPU7 | PAPU6 | PAPU5 | PAPU4 | PAPU3 | PAPU2 | PAPU1 | PAPU0 | | PAWU | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 | | РВ | _ | _ | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | PBC | _ | _ | PBC5 | PBC4 | PBC3 | PBC2 | PBC1 | PBC0 | | PBPU | _ | _ | PBPU5 | PBPU4 | PBPU3 | PBPU2 | PBPU1 | PBPU0 | | LVPUC | _ | _ | _ | _ | _ | _ | _ | LVPU | "-": Unimplemented, read as "0" I/O Logic Function Register List ## **Pull-high Resistors** Many product applications require pull-high resistors for their switch inputs usually requiring the use of an external resistor. To eliminate the need for these external resistors, all I/O pins, when configured as a digital input have the capability of being connected to an internal pull-high resistor. These pull-high resistors are selected using the PxPU and LVPUC registers, and are implemented using weak PMOS transistors. The PxPU register is used to determine whether the pull-high function is enabled or not while the LVPUC register is used to select the pull-high resistors value for low voltage power supply applications. Note that the pull-high resistor can be controlled by the relevant pull-high control register only when the pin-shared functional pin is selected as a digital input or NMOS output. Otherwise, the pull-high resistors cannot be enabled. Rev. 1.22 51 February 21, 2025 #### PxPU Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PxPU7 | PxPU6 | PxPU5 | PxPU4 | PxPU3 | PxPU2 | PxPU1 | PxPU0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PxPUn: I/O Port x Pin pull-high function control 0: Disable 1: Enable The PxPUn bit is used to control the pin pull-high function. Here the "x" is the Port name which can be A or B. However, the actual available bits for each I/O Port may be different. #### LVPUC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|------| | Name | _ | _ | _ | _ | _ | _ | _ | LVPU | | R/W | _ | _ | _ | _ | _ | _ | _ | R/W | | POR | _ | _ | _ | _ | _ | _ | _ | 0 | Bit 7~1 Unimplemented, read as "0" Bit 0 LVPU: Pull-high resistor selection when low voltage power supply 0: All pin pull-high resistors are $60k\Omega$ @ 3V 1: All pin pull-high resistors are $15k\Omega$ @ 3V This bit is used to select the pull-high resistor value for low voltage power supply applications. The LVPU bit is only available when the corresponding pin pull-high function is enabled by setting the relevant pull-high control bit high. This bit will have no effect when the pull-high function is disabled. #### Port A Wake-up The HALT instruction forces the microcontroller into the SLEEP or IDLE Mode which preserves power, a feature that is important for battery and other low-power applications. Various methods exist to wake-up the microcontroller, one of which is to change the logic condition on one of the Port A pins from high to low. This function is especially suitable for applications that can be woken up via external switches. Each pin on Port A can be selected individually to have this wake-up feature using the PAWU register. Note that the wake-up function can be controlled by the wake-up control registers only when the pin is selected as a general purpose input and the MCU enters the IDLE or SLEEP mode. ### PAWU Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 PAWU7~PAWU0: PA7~PA0 wake-up function control 0: Disable 1: Enable ### I/O Port Control Registers Each I/O Port has its own control register which controls the input/output configuration. With this control register, each CMOS output or input can be reconfigured dynamically under software control. Each pin of the I/O ports is directly mapped to a bit in its associated port control register. For the I/O pin to function as an input, the corresponding bit of the control register must be written Rev. 1.22 52 February 21, 2025 as a "1". This will then allow the logic state of the input pin to be directly read by instructions. When the corresponding bit of the control register is written as a "0", the I/O pin will be setup as a CMOS output. If the pin is currently setup as an output, instructions can still be used to read the output register. However, it should be noted that the program will in fact only read the status of the output data latch and not the actual logic status of the output pin. #### PxC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | PxC7 | PxC6 | PxC5 | PxC4 | PxC3 | PxC2 | PxC1 | PxC0 | | R/W | POR | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | PxCn: I/O Port x Pin type selection 0: Output 1: Input The PxCn bit is used to control the pin type selection. Here the "x" is the Port name which can be A or B. However, the actual available bits for each I/O Port may be different. #### I/O Port Source Current Selection The device supports different output source current driving capability for each I/O port. With the selection register, SLEDC, specific I/O port can support four levels of the source current driving capability. These source current selection bits are available when the corresponding pin is configured as a CMOS output. Otherwise, these select bits have no effect. Users should refer to the Input/Output Characteristics section to select the desired output source current for different applications. ### SLEDC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | SLEDC7 | SLEDC6 | SLEDC5 | SLEDC4 | SLEDC3 | SLEDC2 | SLEDC1 | SLEDC0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 SLEDC7~SLEDC6: PB5~PB4 source current selection 00: Source current = Level 0 (Min.) 01: Source current = Level 1 10: Source current = Level 2 11: Source current = Level 3 (Max.) Bit 5~4 SLEDC5~SLEDC4: PB3~PB0 source current selection 00: Source current = Level 0 (Min.) 01: Source current = Level 1 10: Source current = Level 2 11: Source current = Level 3 (Max.) Bit 3~2 **SLEDC3~SLEDC2**: PA7~PA4 source current selection 00: Source current = Level 0 (Min.) 01: Source current = Level 1 10: Source current = Level 2 11: Source current = Level 3 (Max.) Bit 1~0 SLEDC1~SLEDC0: PA3~PA0 source current selection 00: Source current = Level 0 (Min.) 01: Source current = Level 1 10: Source current = Level 2 11: Source current = Level 3 (Max.) ## **Pin-shared Functions** The flexibility of the microcontroller range is greatly enhanced by the use of pins that have more than one function. Limited numbers of pins can force serious design constraints on designers but by supplying pins with multi-functions, many of these difficulties can be overcome. For these pins, the desired function of the multi-function I/O pins is selected by a series of registers via the application program control. ### **Pin-shared Function Selection Registers** The limited number of supplied pins in a package can impose restrictions on the amount of functions a certain device can contain. However by allowing the same pins to share several different functions and providing a means of function selection, a wide range of different functions can be incorporated into even relatively small package sizes. Each device includes Port "x" output function Selection register "n", labeled as PxSn, and Input Function Selection register, labeled as IFSi, which can select the desired functions of the multi-function pin-shared pins. The most important point to note is to make sure that the desired pin-shared function is properly selected and also deselected. For most pin-shared functions, to select the desired pin-shared function, the pin-shared function should first be correctly selected using the corresponding pin-shared control register. After that the corresponding peripheral functional setting should be configured and then the peripheral function can be enabled. However, a special point must be noted for some digital input pins, such as INT, CTCKn, etc., which share the same pin-shared control configuration with their corresponding general purpose I/O functions when setting the relevant pin-shared control bit fields. To select these pin functions, in addition to the necessary pin-shared control and peripheral functional setup aforementioned, they must also be setup as input by setting the corresponding bit in the I/O port control register. To correctly deselect the pin-shared function, the peripheral function should first be disabled and then the corresponding pin-shared function control register can be modified to select other pin-shared functions. | Register | Bit | | | | | | | | | |----------|----------|----------|----------|----------|----------|----------|----------|----------|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PAS0 | PAS07 | PAS06 | PAS05 | PAS04 | PAS03 | PAS02 | PAS01 | PAS00 | | | PAS1 | PAS17 | PAS16 | PAS15 | PAS14 | PAS13 | PAS12 | PAS11 | PAS10 | | | PBS0 | PBS07 | PBS06 | PBS05 | PBS04 | PBS03 | PBS02 | PBS01 | PBS00 | | | PBS1 | _ | _ | _ | _ | PBS13 | PBS12 | PBS11 | PBS10 | | | IFS0 | CTCK3PS1 | CTCK3PS0 | CTCK2PS1 | CTCK2PS0 | CTCK1PS1 | CTCK1PS0 | CTCK0PS1 | CTCK0PS0 | | | IFS1 | _ | _ | _ | _ | SCLPS | SDAPS | INTPS1 | INTPS0 | | Pin-shared Function Selection Register List ## PAS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PAS07 | PAS06 | PAS05 | PAS04 | PAS03 | PAS02 | PAS01 | PAS00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PAS07~PAS06: PA3 pin-shared function selection 00: PA3/CTCK2 01: CTP2B 10: KEY3 11: AN2 Rev. 1.22 54 February 21, 2025 Bit 5~4 PAS05~PAS04: PA2 pin-shared function selection 00: PA2/CTCK3 01: CTP3 10: SDA 11: AN7 Bit 3~2 **PAS03~PAS02**: PA1 pin-shared function selection 00: PA1/CTCK1 01: CTP1B 10: KEY2 11: AN1 Bit 1~0 PAS01~PAS00: PA0 pin-shared function selection 00: PA0/CTCK2/INT 01: CTP2 10: SCL 11: AN6 ## • PAS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PAS17 | PAS16 | PAS15 | PAS14 | PAS13 | PAS12 | PAS11 | PAS10 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PAS17~PAS16: PA7 pin-shared function selection 00: PA7/CTCK0 01: CTP0 10: CTP1B 11: AN4 Bit 5~4 PAS15~PAS14: PA6 pin-shared function selection 00: PA6/CTCK1/INT 01: CTP1 10: CTP0B 11: AN5 Bit 3~2 PAS13~PAS12: PA5 pin-shared function selection 00: PA5/CTCK0 01: CTP0B 10: KEY1 11: AN0 Bit 1~0 PAS11~PAS10: PA4 pin-shared function selection 00: PA4/CTCK3 01: CTP3B 10: KEY4 11: AN3 ## • PBS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PBS07 | PBS06 | PBS05 | PBS04 | PBS03 | PBS02 | PBS01 | PBS00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **PBS07~PBS06**: PB3 pin-shared function selection 00: PB3/CTCK3 01: CTP3 10: CTP2B 11: PB3/CTCK3 Bit 5~4 **PBS05~PBS04**: PB2 pin-shared function selection 00: PB2/CTCK1 01: CTP0 10: CTP1B 11: SCL Bit 3~2 **PBS03~PBS02**: PB1 pin-shared function selection 00: PB1/CTCK2 01: CTP2 10: CTP2B 11: SDA Bit 1~0 **PBS01~PBS00**: PB0 pin-shared function selection 00: PB0/CTCK3 01: CTP3 10: CTP3B 11: VREF ## • PBS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-------|-------|-------|-------| | Name | _ | _ | _ | _ | PBS13 | PBS12 | PBS11 | PBS10 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 3~2 **PBS13~PBS12**: PB5 pin-shared function selection 00: PB5/CTCK0/INT 01: CTP1 10: CTP0B 11: PB5/CTCK0/INT Bit 1~0 **PBS11~PBS10**: PB4 pin-shared function selection 00: PB4/CTCK2/INT 01: CTP2 10: CTP3B 11: PB4/CTCK2/INT Rev. 1.22 56 February 21, 2025 ### • IFS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------|----------|----------|----------|----------|----------|----------|----------| | Name | CTCK3PS1 | CTCK3PS0 | CTCK2PS1 | CTCK2PS0 | CTCK1PS1 | CTCK1PS0 | CTCK0PS1 | CTCK0PS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 CTCK3PS1~CTCK3PS0: CTCK3 input source pin selection 00: PA2 01: PA4 10: PB0 11: PB3 Bit 5~4 CTCK2PS1~CTCK2PS0: CTCK2 input source pin selection 00: PA0 01: PA3 10: PB1 11: PB4 Bit 3~2 CTCK1PS1~CTCK1PS0: CTCK1 input source pin selection 00: PA6 01: PA1 10: PB2 11: PA6 Bit 1~0 CTCK0PS1~CTCK0PS0: CTCK0 input source pin selection 00: PA7 01: PA5 10: PB5 11: PA7 ## • IFS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-------|-------|--------|--------| | Name | _ | _ | _ | _ | SCLPS | SDAPS | INTPS1 | INTPS0 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 3 SCLPS: SCL input source pin selection 0: PA0 1: PB2 Bit 2 **SDAPS**: SDA input source pin selection 0: PA2 1: PB1 Bit 1~0 INTPS1~INTPS0: INT input source pin selection 00: PA0 01: PA6 10: PB4 11: PB5 ## I/O Pin Structures The accompanying diagram illustrates the internal structure of the I/O logic function. As the exact logical construction of the I/O pin will differ from this drawing, it is supplied as a guide only to assist with the functional understanding of the I/O logic function. The wide range of pin-shared structures does not permit all types to be shown. **Logic Function Input/Output Structure** ### **Programming Considerations** Within the user program, one of the things first to consider is port initialisation. After a reset, all of the I/O data and port control registers will be set high. This means that all I/O pins will be defaulted to an input state, the level of which depends on the other connected circuitry and whether pull-high selections have been chosen. If the port control registers are then programmed to setup some pins as outputs, these output pins will have an initial high output value unless the associated port data registers are first programmed. Selecting which pins are inputs and which are outputs can be achieved byte-wide by loading the correct values into the appropriate port control register or by programming individual bits in the port control register using the "SET [m].i" and "CLR [m].i" instructions. Note that when using these bit control instructions, a read-modify-write operation takes place. The microcontroller must first read in the data on the entire port, modify it to the required new bit values and then rewrite this data back to the output ports. Port A has the additional capability of providing wake-up functions. When the device is in the SLEEP or IDLE Mode, various methods are available to wake the device up. One of these is a high to low transition of any of the Port A pins. Single or multiple pins on Port A can be setup to have this function. Rev. 1.22 58 February 21, 2025 ## **Timer Modules - TM** One of the most fundamental functions in any microcontroller device is the ability to control and measure time. To implement time related functions the device includes several Timer Modules, abbreviated to the name TM. The TMs are multi-purpose timing units and serve to provide operations such as Timer/Counter, Compare Match Output as well as being the functional unit for the generation of PWM signals. Each of the TMs has two individual interrupts. The addition of input and output pins for each TM ensures that users are provided with timing units with a wide and flexible range of features. The general features of the Compact Type TM are described here with more detailed information provided in the individual Compact Type TM section. #### Introduction The device contains four Compact Type TMs. The main features of the CTM are summarised in the accompanying table. | Function | СТМ | |------------------------------|----------------| | Timer/Counter | √ | | Compare Match Output | √ | | PWM Output | √ | | PWM Alignment | Edge | | PWM Adjustment Period & Duty | Duty or Period | **CTM Function Summary** ### **TM Operation** The Compact Type TMs offer a diverse range of functions, from simple timing operations to PWM signal generation. The key to understanding how the TM operates is to see it in terms of a free running counter whose value is then compared with the value of pre-programmed internal comparators. When the free running counter has the same value as the pre-programmed comparator, known as a compare match situation, a TM interrupt signal will be generated which can clear the counter and perhaps also change the condition of the TM output pin. The internal TM counter is driven by a user selectable clock source, which can be an internal clock or an external pin. #### **TM Clock Source** The clock source which drives the main counter in each TM can originate from various sources. The selection of the required clock source is implemented using the CTnCK2 $\sim$ CTnCK0 bits in the CTMn control registers, where "n" stands for the specific TM serial number. The clock source can be a ratio of the system clock $f_{SYS}$ or the internal high clock $f_{H}$ , the $f_{SUB}$ clock source or the external CTCKn pin. The CTCKn pin clock source is used to allow an external signal to drive the TM as an external clock source or for event counting. ## **TM Interrupts** The Compact Type TM each have two internal interrupts, the internal comparator A or comparator P, which generate a TM interrupt when a compare match condition occurs. When a TM interrupt is generated, it can be used to clear the counter and also to change the state of the TM output pin. Rev. 1.22 59 February 21, 2025 ### **TM External Pins** Each of the Compact Type TMs has one TM input pin, with the label CTCKn. The CTMn input pin, CTCKn, is essentially a clock source for the CTMn and is selected using the CTnCK2~CTnCK0 bits in the CTMnC0 register. This external TM input pin allows an external clock source to drive the internal TM. The CTCKn input pin can be chosen to have either a rising or falling active edge. The TMs each have two output pins with the label CTPn and CTPnB. The CTPnB pin outputs the inverted signal of the CTPn. When the TM is in the Compare Match Output Mode, these pins can be controlled by the TM to switch to a high or low level or to toggle when a compare match situation occurs. The external CTPn and CTPnB output pins are also the pins where the TM generates the PWM output waveform. As the TM input and output pins are pin-shared with other functions, the TM input and output function must first be setup using relevant pin-shared function selection register described in the Pin-shared Function section. | C1 | ГМ | |-------|-------------| | Input | Output | | CTCK0 | CTP0, CTP0B | | CTCK1 | CTP1, CTP1B | | CTCK2 | CTP2, CTP2B | | CTCK3 | CTP3, CTP3B | **CTM External Pins** CTM Function Pin Control Block Diagram (n=0~3) ## **Programming Considerations** The TM Counter Registers and the Capture/Compare CCRA registers, all have a low and high byte structure. The high bytes can be directly accessed, but as the low bytes can only be accessed via an internal 8-bit buffer, reading or writing to these register pairs must be carried out in a specific way. The important point to note is that data transfer to and from the 8-bit buffer and its related low byte only takes place when a write or read operation to its corresponding high byte is executed. As the CCRA registers are implemented in the way shown in the following diagram and accessing this register pair is carried out in a specific way described above, it is recommended to use the "MOV" instruction to access the CCRA low byte register, named CTMnAL, in the following access procedures. Accessing the CCRA low byte register without following these access procedures will result in unpredictable values. Rev. 1.22 60 February 21, 2025 The following steps show the read and write procedures: - · Writing Data to CCRA - Step 1. Write data to Low Byte CTMnAL - Note that here data is only written to the 8-bit buffer. - Step 2. Write data to High Byte CTMnAH - Here data is written directly to the high byte registers and simultaneously data is latched from the 8-bit buffer to the Low Byte registers. - · Reading Data from the Counter Registers and CCRA - Step 1. Read data from the High Byte CTMnDH and CTMnAH - Here data is read directly from the High Byte registers and simultaneously data is latched from the Low Byte register into the 8-bit buffer. - Step 2. Read data from the Low Byte CTMnDL and CTMnAL - This step reads data from the 8-bit buffer. # Compact Type TM - CTM The Compact Type TM contains three operating modes, which are Compare Match Output, Timer/ Event Counter and PWM Output modes. The Compact TM can also be controlled with an external input pin and can drive two external output pins. Note: The CTMn external pins are pin-shared with other functions, therefore before using the CTMn function, ensure that the pin-shared function registers have been set properly to enable the CTMn pin function. The CTCKn pins, if used, must also be set as an input by setting the corresponding bits in the port control register. 10-bit Compact Type TM Block Diagram (n=0~3) ## **Compact Type TM Operation** The size of Compact TM is 10-bit wide and its core is a 10-bit count-up counter which is driven by a user selectable internal or external clock source. There are also two internal comparators with the names, Comparator A and Comparator P. These comparators will compare the value in the counter with CCRP and CCRA registers. The CCRP comparator is 3-bit wide whose value is compared with the highest 3 bits in the counter while the CCRA is the 10 bits and therefore compares all counter bits. The only way of changing the value of the 10-bit counter using the application program, is to clear the counter by changing the CTnON bit from low to high. The counter will also be cleared automatically by a counter overflow or a compare match with one of its associated comparators. Rev. 1.22 61 February 21, 2025 When these conditions occur, a CTMn interrupt signal will also usually be generated. The Compact Type TM can operate in a number of different operational modes, can be driven by different clock sources including an input pin and can also control two output pins. All operating setup conditions are selected using relevant internal registers. ## **Compact Type TM Register Description** Overall operation of the Compact TM is controlled using a series of registers. A read only register pair exists to store the internal counter 10-bit value, while a read/write register pair exists to store the internal 10-bit CCRA value. The remaining two registers are control registers which setup the different operating and control modes as well as the CCRP bits. | Register | Bit | | | | | | | | | | | |----------|--------|--------|--------|--------|-------|--------|--------|---------|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | CTMnC0 | CTnPAU | CTnCK2 | CTnCK1 | CTnCK0 | CTnON | CTnRP2 | CTnRP1 | CTnRP0 | | | | | CTMnC1 | CTnM1 | CTnM0 | CTnIO1 | CTnIO0 | CTnOC | CTnPOL | CTnDPX | CTnCCLR | | | | | CTMnDL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | CTMnDH | _ | _ | _ | _ | _ | _ | D9 | D8 | | | | | CTMnAL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | CTMnAH | _ | _ | _ | _ | _ | _ | D9 | D8 | | | | 10-bit Compact Type TM Register List (n=0~3) ### CTMnC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|-------|--------|--------|--------| | Name | CTnPAU | CTnCK2 | CTnCK1 | CTnCK0 | CTnON | CTnRP2 | CTnRP1 | CTnRP0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 CTnPAU: CTMn counter pause control 0: Run 1: Pause The counter can be paused by setting this bit high. Clearing the bit to zero restores normal counter operation. When in a Pause condition the CTMn will remain powered up and continue to consume power. The counter will retain its residual value when this bit changes from low to high and resume counting from this value when the bit changes to a low value again. Bit 6~4 CTnCK2~CTnCK0: CTMn counter clock selection $\begin{array}{c} 000: \, f_{SYS}/4 \\ 001: \, f_{SYS} \\ 010: \, f_{H}/16 \\ 011: \, f_{H}/64 \\ 100: \, f_{SUB} \\ 101: \, f_{SUB} \end{array}$ 110: CTCKn rising edge clock111: CTCKn falling edge clock These three bits are used to select the clock source for the CTMn. The external pin clock source can be chosen to be active on the rising or falling edge. The clock source $f_{SYS}$ is the system clock, while $f_H$ and $f_{SUB}$ are other internal clocks, the details of which can be found in the Operating Modes and System Clocks section. Rev. 1.22 62 February 21, 2025 Bit 3 CTnON: CTMn counter on/off control 0: Off 1: On This bit controls the overall on/off function of the CTMn. Setting the bit high enables the counter to run while clearing the bit disables the CTMn. Clearing this bit to zero will stop the counter from counting and turn off the CTMn which will reduce its power consumption. When the bit changes state from low to high the internal counter value will be reset to zero, however when the bit changes from high to low, the internal counter will retain its residual value until the bit returns high again. If the CTMn is in the Compare Match Output Mode or the PWM Output Mode then the CTMn output pin will be reset to its initial condition, as specified by the CTnOC bit, when the CTnON bit changes from low to high. Bit 2~0 CTnRP2~CTnRP0: CTMn CCRP 3-bit register, compared with the CTMn counter bit 9~bit 7 Comparator P match period = 000: 1024 CTMn clocks 001~111: (1~7) × 128 CTMn clocks These three bits are used to setup the value on the internal CCRP 3-bit register, which are then compared with the internal counter's highest three bits. The result of this comparison can be selected to clear the internal counter if the CTnCCLR bit is set to zero. Setting the CTnCCLR bit to zero ensures that a compare match with the CCRP values will reset the internal counter. As the CCRP bits are only compared with the highest three counter bits, the compare values exist in 128 clock cycle multiples. Clearing all three bits to zero is in effect allowing the counter to overflow at its maximum value. ### CTMnC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|--------|--------|-------|--------|--------|---------| | Name | CTnM1 | CTnM0 | CTnIO1 | CTnIO0 | CTnOC | CTnPOL | CTnDPX | CTnCCLR | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7~6 CTnM1~CTnM0: CTMn operating mode selection 00: Compare Match Output Mode 01: Undefined 10: PWM Output Mode 11: Timer/Counter Mode These bits setup the required operating mode for the CTMn. To ensure reliable operation the CTMn should be switched off before any changes are made to the CTnM1 and CTnM0 bits. In the Timer/Counter Mode, the CTMn output pin state is undefined. ## Bit 5~4 CTnIO1~CTnIO0: CTMn external pin function selection Compare Match Output Mode 00: No change 01: Output low 10: Output high 11: Toggle output PWM Output Mode 00: PWM output inactive state 01: PWM output active state 10: PWM output 11: Undefined Timer/Counter Mode Unused These two bits are used to determine how the CTMn external pin changes state when a certain condition is reached. The function that these bits select depends upon in which mode the CTMn is running. In the Compare Match Output Mode, the CTnIO1 and CTnIO0 bits determine how the CTMn output pin changes state when a compare match occurs from the Comparator A. The CTMn output pin can be setup to switch high, switch low or to toggle its present state when a compare match occurs from the Comparator A. When the bits are both zero, then no change will take place on the output. The initial value of the CTMn output pin should be setup using the CTnOC bit in the CTMnC1 register. Note that the output level requested by the CTnIO1 and CTnIO0 bits must be different from the initial value setup using the CTnOC bit otherwise no change will occur on the CTMn output pin when a compare match occurs. After the CTMn output pin changes state, it can be reset to its initial level by changing the level of the CTnON bit from low to high. In the PWM Output Mode, the CTnIO1 and CTnIO0 bits determine how the CTMn output pin changes state when a certain compare match condition occurs. The PWM output function is modified by changing these two bits. It is necessary to only change the values of the CTnIO1 and CTnIO0 bits only after the CTMn has been switched off. Unpredictable PWM outputs will occur if the CTnIO1 and CTnIO0 bits are changed when the CTMn is running. Bit 3 CTnOC: CTMn CTPn output control Compare Match Output Mode 0: Initial low 1: Initial high PWM Output Mode/Single Pulse Output Mode 0: Active low 1: Active high This is the output control bit for the CTMn output pin. Its operation depends upon whether CTMn is being used in the Compare Match Output Mode or in the PWM Output Mode. It has no effect if the CTMn is in the Timer/Counter Mode. In the Compare Match Output Mode it determines the logic level of the CTMn output pin before a compare match occurs. In the PWM Output Mode it determines if the PWM signal is active high or active low. Bit 2 CTnPOL: CTMn CTPn output polarity control 0: Non-invert 1: Invert This bit controls the polarity of the CTPn output pin. When the bit is set high the CTMn output pin will be inverted and not inverted when the bit is zero. It has no effect if the CTMn is in the Timer/Counter Mode. Bit 1 CTnDPX: CTMn PWM duty/period control 0: CCRP – period; CCRA – duty 1: CCRP – duty; CCRA – period This bit determines which of the CCRA and CCRP registers are used for period and duty control of the PWM waveform. Bit 0 CTCCLR: CTMn counter clear condition selection 0: Comparator P match 1: Comparator A match This bit is used to select the method which clears the counter. Remember that the CTMn contains two comparators, Comparator A and Comparator P, either of which can be selected to clear the internal counter. With the CTnCCLR bit set high, the counter will be cleared when a compare match occurs from the Comparator A. When the bit is low, the counter will be cleared when a compare match occurs from the Comparator P or with a counter overflow. A counter overflow clearing method can only be implemented if the CCRP bits are all cleared to zero. The CTnCCLR bit is not used in the PWM Output mode. Rev. 1.22 64 February 21, 2025 ## • CTMnDL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: CTMn Counter Low Byte Register bit $7 \sim$ bit 0 CTMn 10-bit Counter bit $7 \sim$ bit 0 ## • CTMnDH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|----|----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R | R | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit $1\sim 0$ **D9\simD8**: CTMn Counter High Byte Register bit $1\sim$ bit 0 CTMn 10-bit Counter bit $9\sim$ bit 8 ## • CTMnAL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: CTMn CCRA Low Byte Register bit 7 ~ bit 0 CTMn 10-bit CCRA bit 7 ~ bit 0 ## • CTMnAH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-----|-----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" CTMn 10-bit CCRA bit 9 ~ bit 8 ## **Compact Type TM Operation Modes** The Compact Type TM can operate in one of three operating modes, Compare Match Output Mode, PWM Output Mode or Timer/Counter Mode. The operating mode is selected using the CTnM1 and CTnM0 bits in the CTMnC1 register. ### **Compare Match Output Mode** To select this mode, bits CTnM1 and CTnM0 in the CTMnC1 register, should be set to 00 respectively. In this mode once the counter is enabled and running it can be cleared by three methods. These are a counter overflow, a compare match from Comparator A and a compare match from Comparator P. When the CTnCCLR bit is low, there are two ways in which the counter can be cleared. One is when a compare match from Comparator P, the other is when the CCRP bits are all zero which allows the counter to overflow. Here both CTMnAF and CTMnPF interrupt request flags for Comparator A and Comparator P respectively, will both be generated. If the CTnCCLR bit in the CTMnC1 register is high then the counter will be cleared when a compare match occurs from Comparator A. However, here only the CTMnAF interrupt request flag will be generated even if the value of the CCRP bits is less than that of the CCRA registers. Therefore when CTnCCLR is high no CTMnPF interrupt request flag will be generated. If the CCRA bits are all zero, the counter will overflow when it reaches its maximum 10-bit, 3FF Hex, value. However, here the CTMnAF interrupt request flag will not be generated. As the name of the mode suggests, after a comparison is made, the CTMn output pin, will change state. The CTMn output pin condition however only changes state when a CTMnAF interrupt request flag is generated after a compare match occurs from Comparator A. The CTMnPF interrupt request flag, generated from a compare match occurs from Comparator P, will have no effect on the CTMn output pin. The way in which the CTMn output pin changes state are determined by the condition of the CTnIO1 and CTnIO0 bits in the CTMnC1 register. The CTMn output pin can be selected using the CTnIO1 and CTnIO0 bits to go high, to go low or to toggle from its present condition when a compare match occurs from Comparator A. The initial condition of the CTMn output pin, which is setup after the CTnON bit changes from low to high, is setup using the CTnOC bit. Note that if the CTnIO1 and CTnIO0 bits are zero then no pin change will take place. Rev. 1.22 66 February 21, 2025 Compare Match Output Mode - CTnCCLR=0 (n=0~3) Note: 1. With CTnCCLR=0 a Comparator P match will clear the counter - 2. The CTMn output pin is controlled only by the CTMnAF flag - 3. The output pin is reset to its initial state by a CTnON bit rising edge Compare Match Output Mode - CTnCCLR=1 (n=0~3) Note: 1. With CTnCCLR=1 a Comparator A match will clear the counter - 2. The CTMn output pin is controlled only by the CTMnAF flag - 3. The output pin is reset to its initial state by a CTnON bit rising edge - 4. A CTMnPF flag is not generated when CTnCCLR=1 Rev. 1.22 68 February 21, 2025 #### **Timer/Counter Mode** To select this mode, bits CTnM1 and CTnM0 in the CTMnC1 register should be set to 11 respectively. The Timer/Counter Mode operates in an identical way to the Compare Match Output Mode generating the same interrupt flags. The exception is that in the Timer/Counter Mode the CTMn output pin is not used. Therefore the above description and Timing Diagrams for the Compare Match Output Mode can be used to understand its function. As the CTMn output pin is not used in this mode, the pin can be used as a normal I/O pin or other pin-shared function. #### **PWM Output Mode** To select this mode, bits CTnM1 and CTnM0 in the CTMnC1 register should be set to 10 respectively. The PWM function within the CTMn is useful for applications which require functions such as motor control, heating control, illumination control, etc. By providing a signal of fixed frequency but of varying duty cycle on the CTMn output pin, a square wave AC waveform can be generated with varying equivalent DC RMS values. As both the period and duty cycle of the PWM waveform can be controlled, the choice of generated waveform is extremely flexible. In the PWM Output Mode, the CTnCCLR bit has no effect as the PWM period. Both of the CCRA and CCRP registers are used to generate the PWM waveform, the CCRP is used to clear the internal counter and thus control the PWM waveform frequency, while the CCRA is used to control the duty cycle. Which register is used to control either frequency or duty cycle is determined using the CTnDPX bit in the CTMnC1 register. The PWM waveform frequency and duty cycle can therefore be controlled by the values in the CCRA and CCRP registers. An interrupt flag, one for each of the CCRA and CCRP, will be generated when a compare match occurs from either Comparator A or Comparator P. The CTnOC bit in the CTMnC1 register is used to select the required polarity of the PWM waveform while the two CTnIO1 and CTnIO0 bits are used to enable the PWM output or to force the CTMn output pin to a fixed high or low level. The CTnPOL bit is used to reverse the polarity of the PWM output waveform. ### • 10-bit CTMn, PWM Output Mode, Edge-aligned Mode, CTnDPX=0 | CCRP | 1~7 | 0 | |--------|----------|------| | Period | CCRP×128 | 1024 | | Duty | CCRA | | If f<sub>SYS</sub>=16MHz, CTMn clock source is f<sub>SYS</sub>/4, CCRP=4 and CCRA=128, The CTMn PWM output frequency= $(f_{SYS}/4)/(4\times128)=f_{SYS}/2048=8kHz$ , duty= $128/(4\times128)=25\%$ . If the Duty value defined by the CCRA register is equal to or greater than the Period value, then the PWM output duty is 100%. ## • 10-bit CTMn, PWM Output Mode, Edge-aligned Mode, CTnDPX=1 | CCRP | 1~7 | 0 | | |--------|----------|------|--| | Period | CCRA | | | | Duty | CCRP×128 | 1024 | | The PWM output period is determined by the CCRA register value together with the CTMn clock while the PWM duty cycle is defined by the CCRP register value except when the CCRP value is equal to 0. Rev. 1.22 69 February 21, 2025 Note: 1. Here CTnDPX=0 - Counter cleared by CCRP - 2. A counter clear sets the PWM Period - 3. The internal PWM function continues running even when CTnIO[1:0]=00 or 01 - 4. The CTnCCLR bit has no influence on PWM operation Rev. 1.22 70 February 21, 2025 Note: 1. Here CTnDPX=1 – Counter cleared by CCRA - 2. A counter clear sets the PWM Period - 3. The internal PWM function continues even when CTnIO[1:0]=00 or 01 - 4. The CTnCCLR bit has no influence on PWM operation # **Analog to Digital Converter** The need to interface to real world analog signals is a common requirement for many electronic systems. However, to properly process these signals by a microcontroller, they must first be converted into digital signals by A/D converters. By integrating the A/D conversion electronic circuitry into the microcontroller, the need for external components is reduced significantly with the corresponding follow-on benefits of lower costs and reduced component space requirements. #### A/D Converter Overview The device contains a multi-channel analog to digital converter which can directly interface to external analog signals, such as that from sensors or other control signals, or the internal analog signals, such as an internal voltage sourced from the positive power supply divided by 4, and convert these signals directly into a 12-bit digital value. The external or internal analog signal to be converted is determined by the SAINS2~SAINS0 bits together with the SACS3~SACS0 bits. More detailed information about the A/D input signal selection is described in the "A/D Converter Control Registers" and "A/D Converter Input Signals" sections respectively. | External Input Channels | Internal Signals | A/D Channel Selection Bits | |-------------------------|-----------------------|-------------------------------| | 8: AN0~AN7 | $V_{DD}/4$ , $V_{SS}$ | SAINS2~SAINS0,<br>SACS3~SACS0 | The accompanying block diagram shows the overall internal structure of the A/D converter together with its associated registers. ## A/D Converter Register Description Overall operation of the A/D converter is controlled using five registers. A read only register pair exists to store the A/D converter data 12-bit single value. The VBGC register contains the VBGEN bit to control the bandgap reference voltage, which can be used as the OPA input signal. The remaining two registers are control registers which configure the operating and control function of the A/D converter. Rev. 1.22 72 February 21, 2025 | Register | | Bit | | | | | | | | | | | |-----------------|--------|--------|--------|--------|--------|--------|--------|--------|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | SADOL (ADRFS=0) | D3 | D2 | D1 | D0 | _ | _ | _ | _ | | | | | | SADOL (ADRFS=1) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | SADOH (ADRFS=0) | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | | | | | | SADOH (ADRFS=1) | _ | _ | _ | _ | D11 | D10 | D9 | D8 | | | | | | SADC0 | START | ADBZ | ADCEN | ADRFS | SACS3 | SACS2 | SACS1 | SACS0 | | | | | | SADC1 | SAINS2 | SAINS1 | SAINS0 | SAVRS1 | SAVRS0 | SACKS2 | SACKS1 | SACKS0 | | | | | | VBGC | _ | _ | _ | _ | VBGEN | _ | _ | _ | | | | | A/D Converter Register List #### A/D Converter Data Registers - SADOL, SADOH As the internal A/D converter provides a 12-bit digital conversion value, it requires two data registers to store the converted value. These are a high byte register, known as SADOH, and a low byte register, known as SADOL. After the conversion process takes place, these registers can be directly read by the microcontroller to obtain the digitised conversion value. As only 12 bits of the 16-bit register space is utilised, the format in which the data is stored is controlled by the ADRFS bit in the SADC0 register, as shown in the accompanying table. D0~D11 are the conversion result data bits. Any unused bits will be read as zero. Note that A/D data registers contents will be unchanged if the A/D converter is disabled. | ADDEC | | SADOH | | | | | | | SADOL | | | | | | | | |-------|-----|-------|----|----|-----|-----|----|----|-------|----|----|----|----|----|----|----| | ADRFS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | A/D Converter Data Registers #### A/D Converter Control Registers - SADC0, SADC1 To control the function and operation of the A/D converter, two control registers known as SADC0 and SADC1 are provided. These 8-bit registers define functions such as the selection of which analog channel is connected to the internal A/D converter, the digitised data format, the A/D clock source as well as controlling the start function and monitoring the A/D converter busy status. As the device contains only one actual analog to digital converter hardware circuit, each of the external analog signal inputs must be routed to the converter. The SAINS2~SAINS0 bits in the SADC1 register are used to determine that the analog signal to be converted comes from the internal analog signal or external analog channel input. The SACS3~SACS0 bits in the SADC0 register are used to determine which external channel input is selected to be converted. The relevant pin-shared function selection bits determine which pins on I/O Ports are used as analog inputs for the A/D converter input and which pins are not to be used as the A/D converter input. When the pin is selected to be an A/D input, its original function whether it is an I/O or other pin-shared function will be removed. In addition, any internal pull-high resistor connected to the pin will be automatically removed if the pin is selected to be an A/D converter input. Rev. 1.22 73 February 21, 2025 #### SADC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|------|-------|-------|-------|-------|-------|-------| | Name | START | ADBZ | ADCEN | ADRFS | SACS3 | SACS2 | SACS1 | SACS0 | | R/W | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 START: Start the A/D conversion $0 \rightarrow 1 \rightarrow 0$ : Start A/D conversion This bit is used to initiate an A/D conversion process. The bit is normally low but if set high and then cleared low again, the A/D converter will initiate a conversion process. Bit 6 ADBZ: A/D converter busy flag 0: No A/D conversion is in progress 1: A/D conversion is in progress This read only flag is used to indicate whether the A/D conversion is in progress or not. When the START bit is set from low to high and then to low again, the ADBZ flag will be set to 1 to indicate that the A/D conversion is initiated. The ADBZ flag will be cleared to 0 after the A/D conversion is complete. Bit 5 ADCEN: A/D converter function enable control 0: Disable 1: Enable This bit controls the A/D internal function. This bit should be set to 1 to enable the A/D converter. If the bit is cleared to zero, then the A/D converter will be switched off reducing the device power consumption. When the A/D converter function is disabled, the contents of the A/D data register pair known as SADOH and SADOL will be unchanged. Bit 4 ADRFS: A/D converter data format selection 0: A/D converter data format → SADOH=D[11:4]; SADOL=D[3:0] 1: A/D converter data format $\rightarrow$ SADOH=D[11:8]; SADOL=D[7:0] This bit controls the format of the 12-bit converted A/D value in the two A/D data registers. Details are provided in the A/D data register section. Bit 3~0 SACS3~SACS0: A/D converter external analog channel input selection 0000: AN0 0001: AN1 0010: AN2 0011: AN3 0100: AN4 0101: AN5 0110: AN6 0111: AN7 1000~1111: Undefined, input floating #### SADC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | SAINS2 | SAINS1 | SAINS0 | SAVRS1 | SAVRS0 | SACKS2 | SACKS1 | SACKS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~5 SAINS0: A/D converter input signal selection 000: External source - External analog channel input, ANn $001\sim011$ : Internal source – Connected to ground, $V_{SS}$ 100: Internal source – Positive power supply divided by 4, V<sub>DD</sub>/4 101~111: External source – External analog channel input, ANn Care must be taken if the SAINS2~SAINS0 bits are set to "001"~"100" to select the internal analog signal to be converted. When the internal analog signal is selected to be converted, the external input pin must never be selected as the A/D input signal by properly setting the SACS3~SACS0 bits with a value from "1000" to "1111". Rev. 1.22 74 February 21, 2025 Otherwise, the external channel input will be connected together with the internal analog signal. This will result in unpredictable situations such as an irreversible damage Bit 4~3 SAVRS1~SAVRS0: A/D converter reference voltage selection 00: External VREF pin 01: Positive power supply, $V_{DD}$ 10: Internal A/D converter OPA output, V<sub>VR</sub> 11: External VREF pin These bits are used to select the A/D converter reference voltage. Care must be taken if the SAVRS1~SAVRS0 bits are set to "01" or "10" to select the positive power supply or A/D converter OPA output as the reference voltage source. In this condition, the VREF pin cannot be configured as the reference voltage input by properly configuring the corresponding pin-shared function control bit. Otherwise, the external input voltage on the VREF pin will be connected together with the internal reference voltage. This will result in unpredictable situations. When the A/D converter OPA output voltage is selected as the reference voltage source, the OPA will be switched on automatically, however, the $V_{BG}$ reference should be switched on by setting the VBGEN bit in the VBGC register. Bit 2~0 SACKS2~SACKS0: A/D conversion clock source selection 000: f<sub>SYS</sub> 001: f<sub>SYS</sub>/2 010: f<sub>SYS</sub>/4 011: f<sub>SYS</sub>/8 100: f<sub>SYS</sub>/16 101: f<sub>SYS</sub>/32 110: f<sub>SYS</sub>/64 111: f<sub>SYS</sub>/128 These three bits are used to select the clock source for the A/D converter. #### VBGC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-------|---|---|---| | Name | _ | _ | _ | _ | VBGEN | _ | _ | _ | | R/W | _ | _ | _ | _ | R/W | _ | _ | _ | | POR | _ | _ | _ | _ | 0 | _ | _ | _ | Bit 7~4 Unimplemented, read as "0" Bit 3 **VBGEN**: V<sub>BG</sub> Bandgap reference control 0: Disable 1: Enable Note that the Bandgap circuit is enabled when the LVR function is enabled or when the VBGEN bit is set high. Bit 2~0 Unimplemented, read as "0" ### A/D Converter Reference Voltage The reference voltage supply to the A/D converter can be supplied from the positive power supply, $V_{DD}$ , internal A/D converter OPA output voltage, $V_{VR}$ , or from an external reference source supplied on pin VREF. The desired selection is made using the SAVRS1~SAVRS0 bits. When the SAVRS1~SAVRS0 bits are set to "01", the A/D converter reference voltage will come from the positive power supply, $V_{DD}$ . When the SAVRS1~SAVRS0 bits are set to "10", the A/D converter reference voltage will come from the internal A/D converter OPA output voltage, $V_{VR}$ . Otherwise, if the SAVRS1~SAVRS0 bits are set to other value except "01" and "10", the A/D converter reference voltage will come from the VREF pin. As the VREF pin is pin-shared with other functions, when the VREF pin is selected as the reference voltage supply pin, the VREF pin-shared function control bit should be properly configured to disable other pin functions. However, if $V_{DD}$ or $V_{VR}$ is selected as the reference voltage, the VREF pin must not be configured as the reference voltage input function to avoid the internal connection between the VREF pin and the internal reference signal. The analog input values must not be allowed to exceed the selected reference voltage. | SAVRS[1:0] | Reference Source | Description | |------------|------------------|-------------------------------------------| | 00, 11 | VREF pin | External A/D converter reference pin VREF | | 01 | $V_{DD}$ | Positive power supply | | 10 | $V_{VR}$ | Internal A/D converter OPA output voltage | A/D Converter Reference Voltage Selection ## A/D Converter Input Signals All the external A/D converter analog channel input pins are pin-shared with the I/O pins as well as other functions. The corresponding control bits for each A/D converter external input pin in the pin-shared function selection register determine whether the input pins are set as A/D converter analog inputs or whether they have other functions. If the pin is set to be as an A/D converter analog channel input, the original pin functions will be disabled. In this way, pins can be changed under program control to change their function between A/D inputs and other functions. All pull high resistors, which are set through register programming, will be automatically disconnected if the pins are set as A/D inputs. Note that it is not necessary to first set the A/D pin as an input in the port control register to enable the A/D input as when the pin-shared function control bits enable an A/D input, the status of the port control register will be overridden. There are two internal analog signals derived from the $V_{DD}/4$ or $V_{SS}$ , which can be connected to the A/D converter as the analog input signal by configuring the SAINS2~SAINS0 bits. If the SAINS2~SAINS0 bits are set to "000" or "101~111", the external analog channel input is selected to be converted and the SACS3~SACS0 bits can determine which actual external channel is selected to be converted. If the SAINS2~SAINS0 bits are set to "100", the $V_{DD}/4$ voltage is selected to be converted. Note that if the internal analog signal is selected to be converted, the external input channel must be switched to a non-existed A/D input channel by properly setting the SACS3~SACS0 bits with a value from "1000" to "1111". Otherwise, the internal analog signal will be connected together with the external channel input. This will result in unpredictable situations. | SAINS[2:0] | SACS[3:0] | Input Signals | Description | |--------------|-----------|--------------------|-------------------------------------------| | 000, 101~111 | 0000~0111 | AN0~AN7 | External channel analog input ANn | | 000, 101~111 | 1000~1111 | _ | Floating, no external channel is selected | | 001~011 | 1000~1111 | Vss | Connected to ground | | 100 | 1000~1111 | V <sub>DD</sub> /4 | Positive power supply divided by 4 | A/D Converter Input Signal Selection #### A/D Converter Operation The START bit in the SADC0 register is used to start the A/D conversion. When the microcontroller sets this bit from low to high and then low again, an analog to digital conversion cycle will be initiated. The ADBZ bit in the SADC0 register is used to indicate whether the analog to digital conversion process is in progress or not. This bit will be automatically set to 1 by the microcontroller after an A/D conversion is successfully initiated. When the A/D conversion is complete, the ADBZ will be cleared to 0. In addition, the corresponding A/D interrupt request flag will be set in the interrupt control register, and if the associated interrupts are enabled, an appropriate internal interrupt signal will be generated. This A/D internal interrupt signal will direct the program flow to the associated A/D internal interrupt address for processing. If the A/D internal interrupt is disabled, the microcontroller can poll the ADBZ bit in the SADC0 register to check whether it has been cleared as an alternative method of detecting the end of an A/D conversion cycle. Rev. 1.22 76 February 21, 2025 The clock source for the A/D converter, which originates from the system clock f<sub>SYS</sub>, can be chosen to be either f<sub>SYS</sub> or a subdivided version of f<sub>SYS</sub>. The division ratio value is determined by the SACKS2~SACKS0 bits in the SADC1 register. Although the A/D clock source is determined by the system clock f<sub>SYS</sub> and by bits SACKS2~SACKS0, there are some limitations on the A/D clock source speed that can be selected. As the recommended range of permissible A/D clock period, t<sub>ADCK</sub>, is from 0.5μs to 10μs, care must be taken for system clock frequencies. For example, if the system clock operates at a frequency of 8MHz, the SACKS2~SACKS0 bits should not be set to 000, 001 or 111. Doing so will give A/D clock periods that are less than the minimum A/D clock period or greater than the maximum A/D clock period, which may result in inaccurate A/D conversion values. Refer to the following table for examples, special care must be taken to values marked with an asterisk \*, as these values may be beyond the specified A/D Clock Period range. | | | A/D Clock Period (t <sub>ADCK</sub> ) | | | | | | | | | | | | | |------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------|--|--|--|--|--|--| | f <sub>sys</sub> | SACKS[2:0]<br>= 000<br>(f <sub>SYS</sub> ) | SACKS[2:0]<br>= 001<br>(f <sub>SYS</sub> /2) | SACKS[2:0]<br>= 010<br>(f <sub>SYS</sub> /4) | SACKS[2:0]<br>= 011<br>(f <sub>sys</sub> /8) | SACKS[2:0]<br>= 100<br>(f <sub>SYS</sub> /16) | SACKS[2:0]<br>= 101<br>(f <sub>SYS</sub> /32) | SACKS[2:0]<br>= 110<br>(f <sub>SYS</sub> /64) | SACKS[2:0]<br>= 111<br>(fsys/128) | | | | | | | | 1MHz | 1µs | 2µs | 4µs | 8µs | 16µs * | 32µs * | 64µs * | 128µs * | | | | | | | | 2MHz | 500ns | 1µs | 2µs | 4µs | 8µs | 16µs * | 32µs * | 64µs * | | | | | | | | 4MHz | 250ns * | 500ns | 1µs | 2µs | 4µs | 8µs | 16µs * | 32µs * | | | | | | | | 8MHz | 125ns * | 250ns * | 500ns | 1µs | 2µs | 4µs | 8µs | 16µs * | | | | | | | | 12MHz | 83ns * | 167ns * | 333ns * | 667ns | 1.33µs | 2.67µs | 5.33µs | 10.67µs * | | | | | | | | 16MHz | 62.5ns * | 125ns * | 250ns * | 500ns | 1µs | 2µs | 4µs | 8µs | | | | | | | A/D Clock Period Examples Controlling the power on/off function of the A/D converter circuitry is implemented using the ADCEN bit in the SADC0 register. This bit must be set high to power on the A/D converter. When the ADCEN bit is set high to power on the A/D converter internal circuitry a certain delay, as indicated in the timing diagram, must be allowed before an A/D conversion is initiated. Even if no pins are selected for use as A/D inputs, if the ADCEN bit is high, then some power will still be consumed. In power conscious applications it is therefore recommended that the ADCEN is cleared to zero to reduce power consumption when the A/D converter function is not being used. ### **Conversion Rate and Timing Diagram** A complete A/D conversion contains two parts, data sampling and data conversion. The data sampling which is defined as $t_{ADS}$ takes 4 A/D clock cycles and the data conversion takes 12 A/D clock cycles. Therefore a total of 16 A/D clock cycles for an external input A/D conversion which is defined as $t_{ADC}$ are necessary. Maximum single A/D conversion rate = A/D clock period/16 The accompanying diagram shows graphically the various stages involved in an analog to digital conversion process and its associated timing. After an A/D conversion process has been initiated by the application program, the microcontroller internal hardware will begin to carry out the conversion, during which time the program can continue with other functions. The time taken for the A/D conversion is $16 \, t_{ADCK}$ clock cycles where $t_{ADCK}$ is equal to the A/D clock period. Rev. 1.22 77 February 21, 2025 A/D Conversion Timing - External Channel Input #### Summary of A/D Conversion Steps The following summarises the individual steps that should be executed in order to implement an A/D conversion process. - Step 1 Select the required A/D conversion clock by correctly programming bits SACKS2~SACKS0 in the SADC1 register. - Step 2 Enable the A/D converter by setting the ADCEN bit in the SADC0 register to "1". - Step 3 - Select which signal is to be connected to the internal A/D converter by correctly configuring the SAINS2~SAINS0 bits in the SADC1 register. - Select the external channel input to be converted, go to Step 4. Select the internal analog signal to be converted, go to Step 5. - Step 4 If the A/D input signal comes from the external channel input selected by configuring the SAINS2~SAINS0 bits, the corresponding pin should be configured as A/D input function by configuring the relevant pin-shared function control bits. The desired analog channel then should be selected by configuring the SACS3~SACS0 bits. After this step, go to Step 6. - Step 5 - Before the A/D input signal is selected to come from the internal analog signal by configuring the SAINS2~SAINS0 bits, the corresponding external input pin must be switched to a non-existed channel input by setting the SACS3~SACS0 bits with a value from 1000 to 1111. The desired internal analog signal then can be selected by configuring the SAINS2~SAINS0 bits. After this step, go to Step 6. - Step 6 Select the A/D converter reference voltage source by configuring the SAVRS1~SAVRS0 bits in the SADC1 register. If the internal reference voltage is selected, the external reference input pin function must be disabled by properly configuring the corresponding pin-shared control bits. - Step 7 Select A/D converter output data format by setting the ADRFS bit in the SADC0 register. - Step 8 If the A/D conversion interrupt is used, the interrupt control registers must be correctly configured to ensure the A/D interrupt function is active. The master interrupt control bit, EMI, and the A/D converter interrupt control bit, ADE, must both be set high in advance. Rev. 1.22 78 February 21, 2025 - Step 9 The A/D conversion procedure can now be initiated by setting the START bit from low to high and then low again. - Step 10 If A/D conversion is in progress, the ADBZ flag will be set high. After the A/D conversion process is complete, the ADBZ flag will go low and then the output data can be read from SADOH and SADOL registers. Note: When checking for the end of the conversion process, if the method of polling the ADBZ bit in the SADC0 register is used, the interrupt enable step above can be omitted. ## **Programming Considerations** During microcontroller operations where the A/D converter is not being used, the A/D internal circuitry can be switched off to reduce power consumption, by clearing bit ADCEN to 0 in the SADC0 register. When this happens, the internal A/D converter circuits will not consume power irrespective of what analog voltage is applied to their input lines. If the A/D converter input lines are used as normal I/Os, then care must be taken as if the input voltage is not at a valid logic level, then this may lead to some increase in power consumption. #### A/D Conversion Function As the device contains a 12-bit A/D converter, its full-scale converted digitised value is equal to FFFH. Since the full-scale analog input value is equal to the actual A/D converter reference voltage, $V_{\text{REF}}$ , this gives a single bit analog input value of $V_{\text{REF}}$ divided by 4096 $$1 LSB = V_{REF} \div 4096$$ The A/D converter input voltage value can be calculated using the following equation: A/D input voltage = A/D output digital value $$\times$$ V<sub>REF</sub> $\div$ 4096 The diagram shows the ideal transfer function between the analog input value and the digitised output value for the A/D converter. Except for the digitised zero value, the subsequent digitised values will change at a point 0.5 LSB below where they would change without the offset, and the last full scale digitised value will change at a point 1.5 LSB below the $V_{REF}$ level. Note that here the $V_{REF}$ voltage is the actual A/D converter reference voltage determined by the SAVRS1~SAVRS0 bits. Rev. 1.22 79 February 21, 2025 ## A/D Conversion Programming Examples The following two programming examples illustrate how to configure and implement an A/D conversion. In the first example, the method of polling the ADBZ bit in the SADC0 register is used to detect when the conversion cycle is complete, whereas in the second example, the A/D interrupt is used to determine when the conversion is complete. #### Example: using an ADBZ polling method to detect the end of conversion ``` clr ADE ; disable ADC interrupt mov a, OBh ; select input signal from external channel, mov SADC1, a ; reference voltage from V_{\text{DD}} and f_{\text{SYS}}/8 as A/D clock mov a, OCh ; set PAS1 to configure pin AN0 mov PAS1, a mov a, 20h mov SADCO, a ; enable A/D and connect ANO channel to A/D converter start conversion: clr START ; high pulse on start bit to initiate conversion ; reset A/D set START clr START ; start A/D polling EOC: sz ADBZ ; poll the SADCO register ADBZ bit to detect end of A/D conversion jmp polling_EOC mov a, SADOL ; continue polling ; read low byte conversion result value mov SADOL buffer, a ; save result to user defined register mov a, SADOH ; read high byte conversion result value mov SADOH buffer, a ; save result to user defined register jmp start conversion ; start next A/D conversion ``` ### Example: using the interrupt method to detect the end of conversion ``` clr ADE ; disable ADC interrupt mov a, OBh ; select input signal from external channel, mov SADC1, a ; reference voltage from V_{\text{DD}} and f_{\text{SYS}}/8 as A/D clock mov a, OCh ; set PAS1 to configure pin AN0 mov PAS1, a mov a, 20h mov SADCO, a ; enable A/D and connect ANO channel to A/D converter start conversion: clr START ; high pulse on START bit to initiate conversion set START ; reset A/D ; start A/D clr START ; clear ADC interrupt request flag set ADE ; enable ADC interrupt set EMI ; enable global interrupt ; ADC interrupt service routine ADC ISR: mov acc stack, a ; save ACC to user defined memory mov a, STATUS mov status stack, a ; save STATUS to user defined memory : ``` ``` mov a, SADOL ; read low byte conversion result value mov SADOL_buffer, a ; save result to user defined register mov a, SADOH ; read high byte conversion result value mov SADOH_buffer, a ; save result to user defined register : : EXIT_INT_ISR: mov a, status_stack mov STATUS, a ; restore STATUS from user defined memory mov a, acc_stack ; restore ACC from user defined memory reti ``` # **Touch Key Function** The device provides multiple touch key functions. The touch key function is fully integrated and requires no external components, allowing touch key functions to be implemented by the simple manipulation of internal registers. # **Touch Key Structure** The touch keys are pin-shared with the I/O pins, with the desired function chosen via the corresponding pin-shared selection register bits. Keys are organised into one group, known as Module 0. The module is a fully independent set of four Touch Keys and each key has its own oscillator. The module contains its own control logic circuits and register set. | Total Key Number | Touch Key | Shared I/O Pin | |------------------|------------------------|--------------------| | 4 | KEY1, KEY2, KEY3, KEY4 | PA5, PA1, PA3, PA4 | **Touch Key Structure** #### **Touch Key Register Definition** The touch key module 0, which contains four touch key functions, is controlled using several registers. The following table shows the register set for the touch key module 0. | Register Name | Description | |---------------|-----------------------------------------------------------------------| | TKTMR | Touch key time slot 8-bit counter preload register | | TKC0 | Touch key function Control register 0 | | TKC1 | Touch key function Control register 1 | | TK16DL | Touch key function 16-bit counter low byte | | TK16DH | Touch key function 16-bit counter high byte | | TKM016DL | Touch key module 0 16-bit C/F counter low byte | | TKM016DH | Touch key module 0 16-bit C/F counter high byte | | TKM0ROL | Touch key module 0 reference oscillator capacitor selection low byte | | TKM0ROH | Touch key module 0 reference oscillator capacitor selection high byte | | TKM0C0 | Touch key module 0 Control register 0 | | TKM0C1 | Touch key module 0 Control register 1 | **Touch Key Function Register Definition** | Register | | Bit | | | | | | | | | | | | |----------|--------|--------|--------|---------|--------|--------|--------|--------|--|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | TKTMR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | TKC0 | _ | TKRCOV | TKST | TKCFOV | TK16OV | _ | TK16S1 | TK16S0 | | | | | | | TKC1 | _ | _ | _ | _ | _ | _ | TKFS1 | TKFS0 | | | | | | | TK16DL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | TK16DH | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | | | TKM016DL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | TKM016DH | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | | | TKM0ROL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | TKM0ROH | _ | _ | _ | _ | _ | _ | D9 | D8 | | | | | | | TKM0C0 | M0MXS1 | M0MXS0 | M0DFEN | MOFILEN | M0SOFC | M0SOF2 | M0SOF1 | M0SOF0 | | | | | | | TKM0C1 | M0TSS | _ | M0R0EN | M0K0EN | M0K4EN | M0K3EN | M0K2EN | M0K1EN | | | | | | **Touch Key Function Register List** #### • TKTMR Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: Touch key time slot 8-bit counter preload register The touch key time slot counter preload register is used to determine the touch key time slot overflow time. The time slot unit period is obtained by a 5-bit counter and is equal to 32 time slot clock cycles. Therefore, the time slot counter overflow time is equal to the following equation. Time slot counter overflow time = $(256-TKTMR[7:0])\times 32t_{TSC}$ , where $t_{TSC}$ is the time slot counter clock period. #### TKC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|--------|------|--------|--------|---|--------|--------| | Name | _ | TKRCOV | TKST | TKCFOV | TK16OV | _ | TK16S1 | TK16S0 | | R/W | _ | R/W | R/W | R/W | R/W | _ | R/W | R/W | | POR | _ | 0 | 0 | 0 | 0 | _ | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 TKRCOV: Touch key time slot counter overflow flag 0: No overflow occurs 1: Overflow occurs When this bit is set by module 0 time slot counter overflow, the touch key interrupt request flag TKMF will be set and the module key oscillators and reference oscillators will automatically stop. The touch key module 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot counter will be automatically switched off. However, if this bit is set by application program, the touch key interrupt request flag will not be affected. Therefore, this bit cannot be set by application program but must be cleared to 0 by application program. Bit 5 TKST: Touch key detection start control 0: Stopped or no operation 0→1: Start detection Rev. 1.22 82 February 21, 2025 In the module, the 16-bit C/F counter, touch key function 16-bit counter and 5-bit time slot unit period counter will automatically be cleared when this bit is cleared to zero. However, the 8-bit programmable time slot counter will not be cleared. When this bit is changed from low to high, the 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot counter will be switched on together with the key and reference oscillators to drive the corresponding counters. Bit 4 TKCFOV: Touch key module 16-bit C/F counter overflow flag 0: No overflow occurs 1: Overflow occurs This bit is set high by the touch key module 16-bit C/F counter overflow and must be cleared to 0 by application programs. Bit 3 **TK16OV**: Touch key function 16-bit counter overflow flag 0: No overflow occurs 1: Overflow occurs This bit is set high by the touch key function 16-bit counter overflow and must be cleared to 0 by application programs. Bit 2 Unimplemented, read as "0" Bit 1~0 TK16S1~TK16S0: Touch key function 16-bit counter clock source select 00: f<sub>SYS</sub> 01: f<sub>SYS</sub>/2 10: f<sub>SYS</sub>/4 11: f<sub>SYS</sub>/8 #### TKC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-------|-------| | Name | _ | _ | _ | _ | _ | _ | TKFS1 | TKFS0 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 1 | 1 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 TKFS1~TKFS0: Touch Key oscillator and Reference oscillator frequency selection 00: 1MHz 01: 3MHz 10: 7MHz 11: 11MHz #### • TK16DH/TK16DL - Touch Key Function 16-bit Counter Register Pair | Register | | | | TK1 | 6DH | | | | TK16DL | | | | | | | | |----------|-----|-----|-----|-----|-----|-----|----|----|--------|----|----|----|----|----|----|----| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | This register pair is used to store the touch key function 16-bit counter value. This 16-bit counter can be used to calibrate the reference or key oscillator frequency. When the touch key time slot counter overflows, this 16-bit counter will be stopped and the counter content will be unchanged. This register pair will be cleared to zero when the TKST bit is cleared to zero. #### • TKM016DH/TKM016DL - Touch Key Module 0 16-bit C/F Counter Register Pair | Register | | | | TKMO | 16DH | l | | | TKM016DL | | | | | | | | |----------|-----|-----|-----|------|------|-----|----|----|----------|----|----|----|----|----|----|----| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | This register pair is used to store the touch key module 0 16-bit C/F counter value. This 16-bit C/F counter will be stopped and the counter content will be kept unchanged when the touch key time slot counter overflows. This register pair will be cleared to zero when the TKST bit is cleared to zero. # • TKM0ROH/TKM0ROL – Touch Key Module 0 Reference Oscillator Capacitor Selection Register Pair | Register | | | | TKM | ROH | | | | TKM0ROL | | | | | | | | |----------|---|---|---|-----|-----|---|-----|-----|---------|-----|-----|-----|-----|-----|-----|-----| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | _ | _ | _ | _ | _ | _ | R/W | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | This register pair is used to store the touch key module 0 reference oscillator capacitor value. The reference oscillator internal capacitor value = (TKM0RO[9:0]×50pF)/1024 #### • TKM0C0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|---------|--------|--------|--------|--------| | Name | M0MXS1 | M0MXS0 | M0DFEN | M0FILEN | M0SOFC | M0SOF2 | M0SOF1 | M0SOF0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 M0MXS1~M0MXS0: Multiplexer Key Selection 00: KEY1 01: KEY2 10: KEY3 11: KEY4 Bit 5 **M0DFEN**: Touch key module 0 multi-frequency control 0: Disable 1: Enable This bit is used to control the touch key oscillator frequency doubling function. When this bit is set to 1, the key oscillator frequency will be doubled. Bit 4 M0FILEN: Touch key module 0 filter function control 0: Disable 1: Enable Bit 3 **M0SOFC**: Touch key module 0 C/F oscillator frequency hopping function control selection 0: Controlled by M0SOF2~M0SOF0 1: Controlled by hardware circuit This bit is used to select the touch key oscillator frequency hopping function control method. When this bit is set to 1, the key oscillator frequency hopping function is controlled by the hardware circuit regardless of the M0SOF2~M0SOF0 bits value. Rev. 1.22 84 February 21, 2025 Bit 2~0 **M0SOF2~M0SOF0**: Touch key module 0 Reference and Key oscillators hopping frequency selection (when M0SOFC=0) 000: 1.020MHz 001: 1.040MHz 010: 1.059MHz 011: 1.074MHz 100: 1.085MHz 101: 1.099MHz 110: 1.111MHz 111: 1.125MHz These bits are used to select the touch key oscillator frequency for the hopping function. Note that these bits are only available when the MOSOFC bit is cleared to 0. The frequency mentioned here will be changed when the external or internal capacitor has different values. If the touch key operates at 1MHz frequency, users can adjust the frequency in scale when any other frequency is selected. #### • TKM0C1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|---|--------|--------|--------|--------|--------|--------| | Name | M0TSS | _ | M0R0EN | M0K0EN | M0K4EN | M0K3EN | M0K2EN | M0K1EN | | R/W | R/W | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | 0 | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 M0TSS: Touch key module 0 time slot counter clock source selection 0: Touch key module 0 reference oscillator 1: f<sub>SYS</sub>/4 Bit 6 Unimplemented, read as "0" Bit 5 MOROEN: Touch key module 0 Reference oscillator enable control 0: Disable 1: Enable Bit 4 M0KOEN: Touch key module 0 Key oscillator enable control 0: Disable 1: Enable Bit 3 M0K4EN: Touch key module 0 KEY4 enable control 0: Disable 1: Enable Bit 2 M0K3EN: Touch key module 0 KEY3 enable control 0: Disable 1: Enable Bit 1 M0K2EN: Touch key module 0 KEY2 enable control 0: Disable 1: Enable Bit 0 M0K1EN: Touch key module 0 KEY1 enable control ## **Touch Key Operation** When a finger touches or is in proximity to a touch pad, the capacitance of the pad will increase. By using this capacitance variation to change slightly the frequency of the internal sense oscillator, touch actions can be sensed by measuring these frequency changes. Using an internal programmable divider, the reference clock is used to generate a fixed time period. By counting a number of generated clock cycles from the sense oscillator during this fixed time period touch key actions can be determined. **Touch Key Timing Diagram** The touch key module 0 contains four touch key inputs, KEY1~KEY4, which are shared with logical I/O pins, and the desired function is selected using the relevant pin-shared control register bits. Each touch key has its own independent sense oscillator. Therefore, there are four sense oscillators within the touch key module 0. During this reference clock fixed interval, the number of clock cycles generated by the sense oscillator is measured, and it is this value that is used to determine if a touch action has been made or not. At the end of the fixed reference clock time interval a Touch Key interrupt signal will be generated. The touch key module 0 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter will be automatically cleared when the TKST bit in the TKC0 register is cleared to zero, but the 8-bit programmable time slot counter will not be cleared. The overflow time is set by user. When the TKST bit changes from low to high, the 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot timer counter will be automatically switched on. The key oscillator and reference oscillator in module 0 will be automatically stopped and the 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot timer counter will be automatically switched off when the time slot counter overflows. The clock source for the time slot counter is sourced from the reference oscillator or $f_{SYS}/4$ which is selected using the M0TSS bit in the TKM0C1 register. The reference oscillator and key oscillator will be enabled by setting the M0ROEN bit and M0KOEN bits in the TKM0C1 register. When the time slot counter in the touch key module 0 overflows, an actual touch key interrupt will take place. The touch keys mentioned here are the keys which are enabled. Rev. 1.22 86 February 21, 2025 ## **Touch Key Interrupt** The touch key only has a single interrupt, when the time slot counter in the touch key module 0 overflows, an actual touch key interrupt will take place. The touch keys mentioned here are the keys which are enabled. The 16-bit C/F counter, 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot counter will be automatically cleared. More details regarding the touch key interrupt is located in the interrupt section of the datasheet. #### **Programming Considerations** After the relevant registers are set, the touch key detection process is initiated by changing the TKST bit from low to high. This will enable and synchronise all relevant oscillators. The TKRCOV flag which is the time slot counter flag will go high when the counter overflows. When this happens an interrupt signal will be generated. As the TKRCOV flag will not be automatically cleared, it has to be cleared by the application program. The TKCFOV flag which is the 16-bit C/F counter overflow flag will go high when the Touch Key Module 16-bit C/F counter overflows. As this flag will not be automatically cleared, it has to be cleared by the application program. The TK16OV flag which is the 16-bit counter overflow flag will go high when the 16-bit counter overflows. As this flag will not be automatically cleared, it has to be cleared by the application program. When the external touch key size and layout are defined, their related capacitances will then determine the sensor oscillator frequency. ## I<sup>2</sup>C Interface The I<sup>2</sup>C interface is used to communicate with external peripheral devices such as sensors, EEPROM memory etc. Originally developed by Philips, it is a two line low speed serial interface for synchronous serial data transfer. The advantage of only two lines for communication, relatively simple communication protocol and the ability to accommodate multiple devices on the same bus has made it an extremely popular interface type for many applications. I<sup>2</sup>C Master Slave Bus Connection ## I<sup>2</sup>C Interface Operation The I<sup>2</sup>C serial interface is a two line interface, a serial data line, SDA, and serial clock line, SCL. As many devices may be connected together on the same bus, their outputs are both open drain types. For this reason it is necessary that external pull-high resistors are connected to these outputs. Note that no chip select line exists, as each device on the I<sup>2</sup>C bus is identified by a unique address which will be transmitted and received on the I<sup>2</sup>C bus. When two devices communicate with each other on the bidirectional I<sup>2</sup>C bus, one is known as the master device and one as the slave device. Both master and slave can transmit and receive data. However, it is the master device that has overall control of the bus. For this device, which only operate in slave mode, there are two methods of transferring data on the I<sup>2</sup>C bus, the slave transmit Rev. 1.22 87 February 21, 2025 mode and the slave receive mode. The pull-high control function pin-shared with SCL/SDA pin is still applicable even if the I<sup>2</sup>C device is activated and the related internal pull-high function could be controlled by its corresponding pull-high control register. It is suggested that the device should not enter the IDLE/SLEEP mode during the I<sup>2</sup>C communication. Send slave address and R/W bit from Master Acknowledge from slave Send data byte from Master Acknowledge from slave STOP signal from Master I<sup>2</sup>C Interface Operation The IICDEB1 and IICDEB0 bits determine the debounce time of the $I^2C$ interface. This uses the internal clock to in effect add a debounce time to the external clock to reduce the possibility of glitches on the clock line causing erroneous operation. The debounce time, if selected, can be chosen to be either 2 or 4 system clocks. To achieve the required $I^2C$ data transfer speed, there exists a relationship between the system clock, $f_{SYS}$ , and the $I^2C$ debounce time. For either the $I^2C$ Standard or Fast mode operation, users must take care of the selected system clock frequency and the configured debounce time to match the criterion shown in the following table. Rev. 1.22 88 February 21, 2025 | I <sup>2</sup> C Debounce Time Selection | I <sup>2</sup> C Standard Mode (100kHz) | I <sup>2</sup> C Fast Mode (400kHz) | |------------------------------------------|-----------------------------------------|-------------------------------------| | No Debounce | f <sub>SYS</sub> >2MHz | f <sub>SYS</sub> >4MHz | | 2 system clock debounce | f <sub>SYS</sub> >4MHz | f <sub>sys</sub> >8MHz | | 4 system clock debounce | f <sub>SYS</sub> >4MHz | f <sub>sys</sub> >8MHz | I<sup>2</sup>C Minimum f<sub>SYS</sub> Frequency Requirements ## I<sup>2</sup>C Registers There are three control registers associated with the I<sup>2</sup>C bus, IICC0, IICC1 and IICTOC, one address register IICA and one data register, IICD. | Register | | Bit | | | | | | | | | | | | | |----------|---------|--------|---------|---------|---------|---------|---------|---------|--|--|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | IICC0 | _ | _ | _ | _ | IICDEB1 | IICDEB0 | IICEN | _ | | | | | | | | IICC1 | HCF | HAAS | HBB | HTX | TXAK | SRW | IAMWU | RXAK | | | | | | | | IICD | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | | IICA | IICA6 | IICA5 | IICA4 | IICA3 | IICA2 | IICA1 | IICA0 | _ | | | | | | | | IICTOC | IICTOEN | IICTOF | IICTOS5 | IICTOS4 | IICTOS3 | IICTOS2 | IICTOS1 | IICTOS0 | | | | | | | I<sup>2</sup>C Register List ## I<sup>2</sup>C Data Register The IICD register is used to store the data being transmitted and received. Before the device writes data to the I<sup>2</sup>C bus, the actual data to be transmitted must be placed in the IICD register. After the data is received from the I<sup>2</sup>C bus, the device can read it from the IICD register. Any transmission or reception of data from the I<sup>2</sup>C bus must be made via the IICD register. #### IICD Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | Х | Х | Х | Х | Х | Х | Х | Х | "x": Unknown Bit $7 \sim 0$ **D7~D0**: I<sup>2</sup>C data register bit $7 \sim$ bit 0 # I<sup>2</sup>C Address Register The IICA register is the location where the 7-bit slave address of the slave device is stored. Bits 7~1 of the IICA register define the device slave address. Bit 0 is not defined. When a master device, which is connected to the I<sup>2</sup>C bus, sends out an address, which matches the slave address in the IICA register, the slave device will be selected. #### IICA Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|---| | Name | IICA6 | IICA5 | IICA4 | IICA3 | IICA2 | IICA1 | IICA0 | _ | | R/W _ | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | Bit 7~1 IICA6~IICA0: I<sup>2</sup>C slave address IICA6~IICA0 is the I<sup>2</sup>C slave address bit $6 \sim$ bit 0. Bit 0 Unimplemented, read as "0" #### I<sup>2</sup>C Control Registers There are three control registers for the I<sup>2</sup>C interface, IICC0, IICC1 and IICTOC. The IICC0 register is used to control the enable/disable function and select the debounce time. The IICC1 register contains the relevant flags which are used to indicate the I<sup>2</sup>C communication status. Another register, IICTOC, is used to control the I<sup>2</sup>C time-out function and is described in the corresponding section. #### IICC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---------|---------|-------|---| | Name | _ | _ | _ | _ | IICDEB1 | IICDEB0 | IICEN | _ | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | _ | | POR | _ | _ | _ | _ | 0 | 0 | 0 | _ | Bit 7~4 Unimplemented, read as "0" Bit 3~2 **IICDEB1~IICDEB0**: I<sup>2</sup>C debounce time selection 00: No debounce 01: 2 system clock debounce 1x: 4 system clock debounce Note that the $I^2C$ debounce circuit will operate normally if the system clock, $f_{SYS}$ , is derived from the $f_H$ clock or the IAMWU bit is equal to 0. Otherwise, the debounce circuit will have no effect and be bypassed. Bit 1 **IICEN**: I<sup>2</sup>C enable control 0: Disable 1: Enable The bit is the overall on/off control for the I<sup>2</sup>C interface. When the IICEN bit is cleared to zero to disable the I<sup>2</sup>C interface, the SDA and SCL lines will lose their I<sup>2</sup>C function and the I<sup>2</sup>C operating current will be reduced to a minimum value. When the bit is high the I<sup>2</sup>C interface is enabled. If the IICEN bit changes from low to high, the contents of the I<sup>2</sup>C control bits such as HTX and TXAK will remain at the previous settings and should therefore be first initialised by the application program while the relevant I<sup>2</sup>C flags such as HCF, HAAS, HBB, SRW and RXAK will be set to their default states. Bit 0 Unimplemented, read as "0" #### • IICC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|------|-----|-----|------|-----|-------|------| | Name | HCF | HAAS | HBB | HTX | TXAK | SRW | IAMWU | RXAK | | R/W | R | R | R | R/W | R/W | R | R/W | R | | POR | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Bit 7 **HCF**: I<sup>2</sup>C bus data transfer completion flag 0: Data is being transferred 1: Completion of an 8-bit data transfer The HCF flag is the data transfer flag. This flag will be zero when data is being transferred. Upon completion of an 8-bit data transfer the flag will go high and an interrupt will be generated. Bit 6 HAAS: I<sup>2</sup>C bus address match flag 0: Address not match 1: Address match The HAAS flag is the address match flag. This flag is used to determine if the slave device address is the same as the master transmit address. If the addresses match then this bit will be high, if there is no match then the flag will be low. Bit 5 **HBB**: I<sup>2</sup>C bus busy flag 0: I<sup>2</sup>C Bus is not busy 1: I<sup>2</sup>C Bus is busy The HBB flag is the I<sup>2</sup>C busy flag. This flag will be "1" when the I<sup>2</sup>C bus is busy which will occur when a START signal is detected. The flag will be cleared to "0" when the bus is free which will occur when a STOP signal is detected. Bit 4 HTX: I<sup>2</sup>C slave device is transmitter or receiver selection 0: Slave device is the receiver 1: Slave device is the transmitter Bit 3 TXAK: I<sup>2</sup>C bus transmit acknowledge flag 0: Slave send acknowledge flag 1: Slave do not send acknowledge flag The TXAK bit is the transmit acknowledge flag. After the slave device receipt of 8 bits of data, this bit will be transmitted to the bus on the 9th clock from the slave device. The slave device must always set TXAK bit to "0" before further data is received. Bit 2 SRW: I<sup>2</sup>C slave read/write flag 0: Slave device should be in receive mode 1: Slave device should be in transmit mode The SRW flag is the I<sup>2</sup>C Slave Read/Write flag. This flag determines whether the master device wishes to transmit or receive data from the I<sup>2</sup>C bus. When the transmitted address and slave address is match, that is when the HAAS flag is set high, the slave device will check the SRW flag to determine whether it should be in transmit mode or receive mode. If the SRW flag is high, the master is requesting to read data from the bus, so the slave device should be in transmit mode. When the SRW flag is zero, the master will write data to the bus, therefore the slave device should be in receive mode to read this data. Bit 1 IAMWU: I<sup>2</sup>C address match wake-up control 0: Disable 1: Enable This bit should be set to 1 to enable the I<sup>2</sup>C address match wake-up from the SLEEP or IDLE Mode. If the IAMWU bit has been set before entering either the SLEEP or IDLE mode to enable the I<sup>2</sup>C address match wake-up, then this bit must be cleared by the application program after wake-up to ensure correction device operation. Bit 0 **RXAK**: I<sup>2</sup>C bus receive acknowledge flag 0: Slave receive acknowledge flag 1: Slave does not receive acknowledge flag The RXAK flag is the receiver acknowledge flag. When the RXAK flag is "0", it means that a acknowledge signal has been received at the 9th clock, after 8 bits of data have been transmitted. When the slave device in the transmit mode, the slave device checks the RXAK flag to determine if the master receiver wishes to receive the next byte. The slave transmitter will therefore continue sending out data until the RXAK flag is "1". When this occurs, the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus. ### I<sup>2</sup>C Bus Communication Communication on the I<sup>2</sup>C bus requires four separate steps, a START signal, a slave device address transmission, a data transmission and finally a STOP signal. When a START signal is placed on the I<sup>2</sup>C bus, all devices on the bus will receive this signal and be notified of the imminent arrival of data on the bus. The first seven bits of the data will be the slave address with the first bit being the MSB. If the address of the slave device matches that of the transmitted address, the HAAS bit in the IICC1 register will be set and an I<sup>2</sup>C interrupt will be generated. After entering the interrupt service routine, the slave device must first check the condition of the HAAS and IICTOF bits to determine whether the interrupt source originates from an address match or from the completion of an 8-bit data transfer completion or from the I<sup>2</sup>C bus time-out occurrence. During a data transfer, note that after the 7-bit slave address has been transmitted, the following bit, which is the 8th bit, is the read/write bit whose value will be placed in the SRW bit. This bit will be checked by the slave device to determine whether to go into transmit or receive mode. Before any transfer of data to or from the I<sup>2</sup>C bus, the microcontroller must initialise the bus, the following are steps to achieve this: - Step 1 Set the IICEN bit in the IICC0 register to "1" to enable the I<sup>2</sup>C bus. - Step 2 Write the slave address of the device to the I<sup>2</sup>C bus address register IICA. - Step 3 Set the IICE interrupt enable bit of the interrupt control register to enable the I<sup>2</sup>C interrupt. I<sup>2</sup>C Bus Initialisation Flowchart ## I<sup>2</sup>C Bus Start Signal The START signal can only be generated by the master device connected to the I<sup>2</sup>C bus and not by the slave device. This START signal will be detected by all devices connected to the I<sup>2</sup>C bus. When detected, this indicates that the I<sup>2</sup>C bus is busy and therefore the HBB bit will be set. A START condition occurs when a high to low transition on the SDA line takes place when the SCL line remains high. #### I<sup>2</sup>C Slave Address The transmission of a START signal by the master will be detected by all devices on the I<sup>2</sup>C bus. To determine which slave device the master wishes to communicate with, the address of the slave device will be sent out immediately following the START signal. All slave devices, after receiving this 7-bit address data, will compare it with their own 7-bit slave address. If the address sent out by the master matches the internal address of the microcontroller slave device, then an internal I<sup>2</sup>C bus interrupt signal will be generated. The next bit following the address, which is the 8th bit, defines the read/write status and will be saved to the SRW bit of the IICC1 register. The slave device will then transmit an acknowledge bit, which is a low level, as the 9th bit. The slave device will also set the status flag HAAS when the addresses match. Rev. 1.22 92 February 21, 2025 As an I<sup>2</sup>C bus interrupt can come from three sources, when the program enters the interrupt subroutine, the HAAS and IICTOF bits should be examined to see whether the interrupt source has come from a matching slave address or from the completion of a data byte transfer or from the I<sup>2</sup>C bus time-out occurrence. When a slave address is matched, the device must be placed in either the transmit mode and then write data to the IICD register, or in the receive mode where it must implement a dummy read from the IICD register to release the SCL line. #### I<sup>2</sup>C Bus Read/Write Signal The SRW bit in the IICC1 register defines whether the master device wishes to read data from the I<sup>2</sup>C bus or write data to the I<sup>2</sup>C bus. The slave device should examine this bit to determine if it is to be a transmitter or a receiver. If the SRW flag is "1" then this indicates that the master device wishes to read data from the I<sup>2</sup>C bus, therefore the slave device must be set to send data to the I<sup>2</sup>C bus as a transmitter. If the SRW flag is "0" then this indicates that the master wishes to send data to the I<sup>2</sup>C bus, therefore the slave device must be set to read data from the I<sup>2</sup>C bus as a receiver. ## I<sup>2</sup>C Bus Slave Address Acknowledge Signal After the master has transmitted a calling address, any slave device on the I<sup>2</sup>C bus, whose own internal address matches the calling address, must generate an acknowledge signal. The acknowledge signal will inform the master that a slave device has accepted its calling address. If no acknowledge signal is received by the master then a STOP signal must be transmitted by the master to end the communication. When the HAAS flag is high, the addresses have matched and the slave device must check the SRW flag to determine if it is to be a transmitter or a receiver. If the SRW flag is high, the slave device should be set to be a transmitter so the HTX bit in the IICC1 register should be set to "1". If the SRW flag is low, then the microcontroller slave device should be set as a receiver and the HTX bit in the IICC1 register should be set to "0". #### I<sup>2</sup>C Bus Data and Acknowledge Signal The transmitted data is 8-bit wide and is transmitted after the slave device has acknowledged receipt of its slave address. The order of serial bit transmission is the MSB first and the LSB last. After receipt of 8 bits of data, the receiver must transmit an acknowledge signal, level "0", before it can receive the next data byte. If the slave transmitter does not receive an acknowledge bit signal from the master receiver, then the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus. The corresponding data will be stored in the IICD register. If set as a transmitter, the slave device must first write the data to be transmitted into the IICD register. If set as a receiver, the slave device must read the transmitted data from the IICD register. When the slave receiver receives the data byte, it must generate an acknowledge bit, known as TXAK, on the 9th clock. The slave device, which is set as a transmitter will check the RXAK bit in the IICC1 register to determine if it is to send another data byte, if not then it will release the SDA line and await the receipt of a STOP signal from the master. Rev. 1.22 93 February 21, 2025 Note: When a slave address is matched, the device must be placed in either the transmit mode and then write data to the IICD register, or in the receive mode where it must implement a dummy read from the IICD register to release the SCL line. # I<sup>2</sup>C Communication Timing Diagram Rev. 1.22 94 February 21, 2025 #### I<sup>2</sup>C Time-out Control In order to reduce the problem of I<sup>2</sup>C lockup due to reception of erroneous clock sources, a time-out function is provided. If the clock source to the I<sup>2</sup>C is not received for a while, then the I<sup>2</sup>C circuitry and registers will be reset after a certain time-out period. The time-out counter starts counting on an I<sup>2</sup>C bus "START" & "address match" condition, and is cleared by an SCL falling edge. Before the next SCL falling edge arrives, if the time elapsed is greater than the time-out setup by the IICTOC register, then a time-out condition will occur. The time-out function will stop when an I<sup>2</sup>C "STOP" condition occurs. When an I<sup>2</sup>C time-out counter overflow occurs, the counter will stop and the IICTOEN bit will be cleared to zero and the IICTOF bit will be set high to indicate that a time-out condition has occurred. The time-out condition will also generate an interrupt which uses the I<sup>2</sup>C interrupt vector. When an I<sup>2</sup>C time-out occurs, the I<sup>2</sup>C internal circuitry will be reset and the registers will be reset into the following condition: | Registers | After I <sup>2</sup> C Time-out | |-------------------|---------------------------------| | IICD, IICA, IICC0 | No change | | IICC1 | Reset to POR condition | I<sup>2</sup>C Registers after Time-out The IICTOF flag can be cleared by the application program. There are 64 time-out periods which can be selected using IICTOS5~IICTOS0 bits in the IICTOC register. The time-out time is given by the formula: $[(1\sim64)\times32]$ / $f_{SUB}$ . This gives a time-out period which ranges from about 1ms to 64ms. #### IICTOC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|--------|---------|---------|---------|---------|---------|---------| | Name | IICTOEN | IICTOF | IICTOS5 | IICTOS4 | IICTOS3 | IICTOS2 | IICTOS1 | IICTOS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **IICTOEN**: I<sup>2</sup>C Time-out control Bit 6 **IICTOF**: I<sup>2</sup>C Time-out flag 0: No time-out occurred1: Time-out occurred This bit is set high when time-out occurs and can only be cleared to zero by application program. Bit 5~0 IICTOS5~IICTOS0: I<sup>2</sup>C Time-out period selection I<sup>2</sup>C time-out clock source is f<sub>SUB</sub>/32. I<sup>2</sup>C time-out time is equal to (IICTOS[5:0]+1) × (32/ $f_{SUB}$ ). # Interrupts Interrupts are an important part of any microcontroller system. When an external event or an internal function such as a Timer Module or an A/D converter requires microcontroller attention, their corresponding interrupt will enforce a temporary suspension of the main program allowing the microcontroller to direct attention to their respective needs. The device contains an external interrupt and several internal interrupt functions. The external interrupt is generated by the action of the external INT pin, while the internal interrupts are generated by various internal functions such as the TMs, Time Bases, EEPROM and the A/D converter, etc. #### **Interrupt Registers** Overall interrupt control, which basically means the setting of request flags when certain microcontroller conditions occur and the setting of interrupt enable bits by the application program, is controlled by a series of registers, located in the Special Purpose Data Memory, as shown in the accompanying table. The registers fall into three categories. The first is the INTCO~INTC2 registers which setup the primary interrupts. The second is the MFI0~MFI3 register which setups the Multifunction interrupt. Finally there is an INTEG register to setup the external interrupt trigger edge type. Each register contains a number of enable bits to enable or disable individual interrupts as well as interrupt flags to indicate the presence of an interrupt request. The naming convention of these follows a specific pattern. First is listed an abbreviated interrupt type, then the (optional) number of that interrupt followed by either an "E" for enable/disable bit or "F" for request flag. | Function | Enable Bit | Request Flag | Notes | | |------------------------|------------|--------------|-------|--| | Global | EMI | _ | _ | | | INT Pin | INTE | INTF | _ | | | Touch Key Module | TKME | TKMF | _ | | | I <sup>2</sup> C | IICE | IICF | _ | | | Time Bases | TBnE | TBnF | n=0~1 | | | EEPROM write operation | DEE | DEF | _ | | | A/D Converter | ADE | ADF | _ | | | Multi-function | MFnE | MFnF | n=0~3 | | | СТМ | CTMnPE | CTMnPF | n=0.2 | | | CTIVI | CTMnAE | CTMnAF | n=0~3 | | Interrupt Register Bit Naming Conventions Rev. 1.22 96 February 21, 2025 | Register | | Bit | | | | | | | | | | | |----------|------|------|--------|--------|------|------|--------|--------|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | INTEG | _ | _ | _ | _ | _ | _ | INTS1 | INTS0 | | | | | | INTC0 | _ | MF0F | TKMF | INTF | MF0E | TKME | INTE | EMI | | | | | | INTC1 | ADF | DEF | TB0F | IICF | ADE | DEE | TB0E | IICE | | | | | | INTC2 | TB1F | MF3F | MF2F | MF1F | TB1E | MF3E | MF2E | MF1E | | | | | | MFI0 | _ | _ | CTM0AF | CTM0PF | _ | _ | CTM0AE | CTM0PE | | | | | | MFI1 | _ | _ | CTM1AF | CTM1PF | _ | _ | CTM1AE | CTM1PE | | | | | | MFI2 | _ | _ | CTM2AF | CTM2PF | _ | _ | CTM2AE | CTM2PE | | | | | | MFI3 | _ | _ | CTM3AF | CTM3PF | _ | _ | CTM3AE | СТМЗРЕ | | | | | #### Interrupt Register List ## INTEG Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-------|-------| | Name | _ | _ | _ | _ | _ | _ | INTS1 | INTS0 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 1~0 INTS1~INTS0: Interrupt edge control for INT pin 00: Disable01: Rising edge10: Falling edge 11: Rising and falling edges # • INTC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|------|------|------|------|------|------|-----| | Name | _ | MF0F | TKMF | INTF | MF0E | TKME | INTE | EMI | | R/W | _ | R/W | POR | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 MF0F: Multi-function interrupt 0 request flag 0: No request1: Interrupt request Bit 5 **TKMF**: Touch key module interrupt request flag 0: No request1: Interrupt request Bit 4 INTF: INT interrupt request flag 0: No request1: Interrupt request Bit 3 **MF0E**: Multi-function interrupt 0 control 0: Disable1: Enable Bit 2 **TKME**: Touch key module interrupt control 0: Disable 1: Enable Bit 1 INTE: INT interrupt control 0: Disable 1: Enable Bit 0 EMI: Global interrupt control # • INTC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|------|------|-----|-----|------|------| | Name | ADF | DEF | TB0F | IICF | ADE | DEE | TB0E | IICE | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 ADF: A/D Converter interrupt request flag 0: No request1: Interrupt request Bit 6 **DEF**: Data EEPROM Interrupt request flag 0: No request1: Interrupt request Bit 5 **TB0F**: Time Base 0 interrupt request flag 0: No request1: Interrupt request Bit 4 IICF: I<sup>2</sup>C interrupt request flag 0: No request1: Interrupt request Bit 3 **ADE**: A/D Converter interrupt control 0: Disable 1: Enable Bit 2 **DEE**: Data EEPROM Interrupt control 0: Disable 1: Enable Bit 1 **TB0E**: Time Base 0 interrupt control 0: Disable 1: Enable Bit 0 IICE: I<sup>2</sup>C interrupt control 0: Disable 1: Enable # • INTC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | TB1F | MF3F | MF2F | MF1F | TB1E | MF3E | MF2E | MF1E | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 TB1F: Time Base 1 interrupt request flag 0: No request1: Interrupt request Bit 6 MF3F: Multi-function interrupt 3 request flag 0: No request1: Interrupt request Bit 5 MF2F: Multi-function interrupt 2 request flag 0: No request1: Interrupt request Bit 4 MF1F: Multi-function interrupt 1 request flag 0: No request1: Interrupt request Bit 3 TB1E: Time Base 1 interrupt control Bit 2 MF3E: Multi-function interrupt 3 control 0: Disable1: Enable Bit 1 MF2E: Multi-function interrupt 2 control 0: Disable 1: Enable Bit 0 MF1E: Multi-function interrupt 1 control 0: Disable 1: Enable #### MFI0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|--------|--------|---|---|--------|--------| | Name | _ | _ | CTM0AF | CTM0PF | _ | _ | CTM0AE | CTM0PE | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | _ | 0 | 0 | _ | _ | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 CTM0AF: CTM0 Comparator A match interrupt request flag 0: No request1: Interrupt request Bit 4 CTM0PF: CTM0 Comparator P match interrupt request flag 0: No request1: Interrupt request Bit 3~2 Unimplemented, read as "0" Bit 1 CTM0AE: CTM0 Comparator A match interrupt control 0: Disable 1: Enable Bit 0 CTM0PE: CTM0 Comparator P match interrupt control 0: Disable 1: Enable #### MFI1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|--------|--------|---|---|--------|--------| | Name | _ | _ | CTM1AF | CTM1PF | _ | _ | CTM1AE | CTM1PE | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | _ | 0 | 0 | _ | _ | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 CTM1AF: CTM1 Comparator A match interrupt request flag 0: No request1: Interrupt request Bit 4 CTM1PF: CTM1 Comparator P match interrupt request flag 0: No request1: Interrupt request Bit 3~2 Unimplemented, read as "0" Bit 1 CTM1AE: CTM1 Comparator A match interrupt control 0: Disable1: Enable Bit 0 CTM1PE: CTM1 Comparator P match interrupt control #### • MFI2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|--------|--------|---|---|--------|--------| | Name | _ | _ | CTM2AF | CTM2PF | _ | _ | CTM2AE | CTM2PE | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | _ | 0 | 0 | _ | _ | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 CTM2AF: CTM2 Comparator A match interrupt request flag 0: No request1: Interrupt request Bit 4 CTM2PF: CTM2 Comparator P match interrupt request flag 0: No request1: Interrupt request Bit 3~2 Unimplemented, read as "0" Bit 1 CTM2AE: CTM2 Comparator A match interrupt control 0: Disable 1: Enable Bit 0 CTM2PE: CTM2 Comparator P match interrupt control 0: Disable 1: Enable #### MFI3 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|--------|--------|---|---|--------|--------| | Name | _ | _ | CTM3AF | CTM3PF | _ | _ | CTM3AE | СТМЗРЕ | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | _ | 0 | 0 | _ | _ | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 CTM3AF: CTM3 Comparator A match interrupt request flag 0: No request1: Interrupt request Bit 4 CTM3PF: CTM3 Comparator P match interrupt request flag 0: No request1: Interrupt request Bit 3~2 Unimplemented, read as "0" Bit 1 CTM3AE: CTM3 Comparator A match interrupt control 0: Disable 1: Enable Bit 0 CTM3PE: CTM3 Comparator P match interrupt control 0: Disable 1: Enable # **Interrupt Operation** When the conditions for an interrupt event occur, such as a Touch Key Counter overflow, a TM Comparator P or Comparator A match or A/D conversion completion, etc., the relevant interrupt request flag will be set. Whether the request flag actually generates a program jump to the relevant interrupt vector is determined by the condition of the interrupt enable bit. If the enable bit is set high then the program will jump to its relevant vector; if the enable bit is zero then although the interrupt request flag is set an actual interrupt will not be generated and the program will not jump to the relevant interrupt vector. The global interrupt enable bit, if cleared to zero, will disable all interrupts. Rev. 1.22 100 February 21, 2025 When an interrupt is generated, the Program Counter, which stores the address of the next instruction to be executed, will be transferred onto the stack. The Program Counter will then be loaded with a new address which will be the value of the corresponding interrupt vector. The microcontroller will then fetch its next instruction from this interrupt vector. The instruction at this vector will usually be a JMP which will jump to another section of program which is known as the interrupt service routine. Here is located the code to control the appropriate interrupt. The interrupt service routine must be terminated with a RETI, which retrieves the original Program Counter address from the stack and allows the microcontroller to continue with normal execution at the point where the interrupt occurred. The various interrupt enable bits, together with their associated request flags, are shown in the accompanying diagrams with their order of priority. Some interrupt sources have their own individual vector while others share the same multi-function interrupt vector. Once an interrupt subroutine is serviced, all other interrupts will be blocked, as the global interrupt enable bit, EMI bit will be cleared automatically. This will prevent any further interrupt nesting from occurring. However, if other interrupt requests occur during this interval, although the interrupt will not be immediately serviced, the request flag will still be recorded. If an interrupt requires immediate servicing while the program is already in another interrupt service routine, the EMI bit should be set after entering the routine to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the Stack Pointer is decremented. If immediate service is desired, the stack must be prevented from becoming full. In case of simultaneous requests, the accompanying diagram shows the priority that is applied. All of the interrupt request flags when set will wake-up the device if it is in SLEEP or IDLE Mode, however to prevent a wake-up from occurring the corresponding flag should be set before the device is in SLEEP or IDLE Mode. ## **External Interrupt** The external interrupt is controlled by signal transitions on the INT pin. An external interrupt request will take place when the external interrupt request flag, INTF, is set, which will occur when a transition, whose type is chosen by the edge select bits, appears on the external interrupt pin. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and respective external interrupt enable bit, INTE, must first be set. Additionally the correct interrupt edge type must be selected using the INTEG register to enable the external interrupt function and to choose the trigger edge type. As the external interrupt pin is pin-shared with I/O pins, it can only be configured as an external interrupt pin if the external interrupt enable bit in the corresponding interrupt register has been set. The pin must also be setup as an input by setting the corresponding bit in the port control register. When the interrupt is enabled, the stack is not full and the correct transition type appears on the external interrupt pin, a subroutine call to the external interrupt vector, will take place. When the interrupt is serviced, the external interrupt request flags, INTF, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. Note that any pull-high resistor selections on the external interrupt pins will remain valid even if the pin is used as an external interrupt input. The INTEG register is used to select the type of active edge that will trigger the external interrupt. A choice of either rising or falling or both edge types can be chosen to trigger an external interrupt. Note that the INTEG register can also be used to disable the external interrupt function. # **Touch Key Interrupt** A Touch Key Interrupt request will take place when the Touch Key Interrupt request flag, TKMF, is set, which occurs when the touch key module 0 time slot counter overflows. To allow the program to branch to its interrupt vector address, the global interrupt enable bit, EMI, and the Touch Key interrupt enable bit, TKME, must be first set. When the interrupt is enabled, the stack is not full and the Touch Key module 0 time slot counter overflow occurs, a subroutine call to the relevant interrupt vector, will take place. When the interrupt is serviced, the Touch Key interrupt request flag will be automatically reset and the EMI bit will also be automatically cleared to disable other interrupts. #### I<sup>2</sup>C Interrupt An I<sup>2</sup>C interrupt request will take place when the I<sup>2</sup>C Interrupt request flag, IICF, is set, which occurs when a byte of data has been received or transmitted by the I<sup>2</sup>C interface, or an I<sup>2</sup>C slave address match occurs, or an I<sup>2</sup>C bus time-out occurs. To allow the program to branch to its interrupt vector address, the global interrupt enable bit, EMI, and the I<sup>2</sup>C Interrupt enable bit, IICE, must first be set. When the interrupt is enabled, the stack is not full and any of the above described situations occurs, a subroutine call to the I<sup>2</sup>C Interrupt vector, will take place. When the interrupt is serviced, the I<sup>2</sup>C Interrupt flag, IICF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. # **Time Base Interrupts** The function of the Time Base Interrupts is to provide regular time signals in the form of an internal interrupt. They are controlled by the overflow signals from their respective timer functions. When these happen their respective interrupt request flags, TB0F or TB1F will be set. To allow the program to branch to their respective interrupt vector addresses, the global interrupt enable bit, EMI and Time Base enable bits, TB0E or TB1E, must first be set. When the interrupt is enabled, the stack is not full and the Time Base overflows, a subroutine call to their respective vector locations will take place. When the interrupt is serviced, the respective interrupt request flag, TB0F or TB1F, will be automatically reset and the EMI bit will be cleared to disable other interrupts. Rev. 1.22 102 February 21, 2025 The purpose of the Time Base Interrupts is to provide an interrupt signal at fixed time periods. Their respective clock source, $f_{PSC0}$ or $f_{PSC1}$ , originates from the internal clock source $f_{SYS}$ , $f_{SYS}/4$ or $f_{SUB}$ and then passes through a divider, the division ratio of which is selected by programming the appropriate bits in the TB0C or TB1C register to obtain longer interrupt periods whose value ranges. The clock source that generates $f_{PSC0}$ or $f_{PSC1}$ , which in turn controls the Time Base interrupt period, is selected using the CLKSEL0[1:0] and CLKSEL1[1:0] bits in the PSC0R and PSC1R register respectively. **Time Base Interrupts** # • PSCnR Register (n=0~1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|----------|----------| | Name | _ | _ | _ | _ | _ | _ | CLKSELn1 | CLKSELn0 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 CLKSELn1~CLKSELn0: Prescaler n clock source f<sub>PSCn</sub> selection 00: f<sub>SYS</sub> 01: f<sub>SYS</sub>/4 1x: f<sub>SUB</sub> # • TBnC Register (n=0~1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|---|---|---|---|------|------|------| | Name | TBnON | _ | _ | _ | _ | TBn2 | TBn1 | TBn0 | | R/W | R/W | _ | _ | _ | _ | R/W | R/W | R/W | | POR | 0 | _ | _ | _ | _ | 0 | 0 | 0 | Bit 7 **TBnON**: Time Base n enable control 0: Disable 1: Enable Bit 6~3 Unimplemented, read as "0" Bit 2~0 **TBn2~TBn0**: Time Base n time-out period selection $\begin{array}{l} 000:\ 2^8/f_{PSCn} \\ 001:\ 2^9/f_{PSCn} \\ 010:\ 2^{10}/f_{PSCn} \\ 011:\ 2^{11}/f_{PSCn} \\ 011:\ 2^{12}/f_{PSCn} \\ 100:\ 2^{12}/f_{PSCn} \\ 101:\ 2^{13}/f_{PSCn} \\ 110:\ 2^{14}/f_{PSCn} \\ 111:\ 2^{15}/f_{PSCn} \end{array}$ #### **EEPROM Interrupt** The EEPROM Write Interrupt is an individual interrupt source with its own interrupt vector. An EEPROM Write Interrupt request will take place when the EEPROM Write Interrupt request flag, DEF, is set, which occurs when an EEPROM Write cycle ends. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and EEPROM Write Interrupt enable bit, DEE, must first be set. When the interrupt is enabled, the stack is not full and an EEPROM Write cycle ends, a subroutine call to the respective EEPROM interrupt vector will take place. When the EEPROM Write Interrupt is serviced, the DEF flag will be automatically cleared and the EMI bit will also be automatically cleared to disable other interrupts. #### A/D Converter Interrupt The A/D Converter Interrupt is controlled by the termination of an A/D conversion process. An A/D Converter Interrupt request will take place when the A/D Converter Interrupt request flag, ADF, is set, which occurs when the A/D conversion process finishes. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and A/D Interrupt enable bit, ADE, must first be set. When the interrupt is enabled, the stack is not full and the A/D conversion process has ended, a subroutine call to the A/D Converter Interrupt vector will take place. When the interrupt is serviced, the A/D Converter Interrupt flag, ADF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. #### **Multi-function Interrupts** Within the device there are four Multi-function interrupts. Unlike the other independent interrupts, these interrupts have no independent source, but rather are formed from other existing interrupt sources, namely the TM interrupts. A Multi-function interrupt request will take place when the Multi-function interrupt request flag MFnF is set. The Multi-function interrupt flag will be set when any of its included functions generate an interrupt request flag. When the Multi-function interrupt is enabled and the stack is not full, and one of the interrupts contained within the Multi-function interrupt occurs, a subroutine call to the Multi-function interrupt vector will take place. When the interrupt is serviced, the related Multi-Function request flag will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. However, it must be noted that, although the Multi-function Interrupt request flag will be automatically reset when the interrupt is serviced, the request flag from the original source of the Multi-function interrupt will not be automatically reset and must be manually reset by the application program. ### **TM Interrupts** The Compact Type TMs each have two interrupts, one comes from the comparator A match situation and the other comes from the comparator P match situation. All of the TM interrupts are contained within the Multi-function Interrupts. For each of the Compact Type TMs there are two interrupt request flags, CTMnPF and CTMnAF, and two enable control bits, CTMnPE and CTMnAE. A TM interrupt request will take place when any of the TM request flags are set, a situation which occurs when a TM comparator P or A match situation happens. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, respective TM Interrupt enable bit and the relevant Multi-function Interrupt enable bit, MFnE, must first be set. When the interrupt is enabled, the stack is not full and a TM comparator match situation occurs, a subroutine call to the relevant TM Interrupt vector locations will take place. When the TM interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts, however only the related MFnF flag will be automatically cleared. As the TM interrupt request flags will not be automatically cleared, they have to be cleared by the application program. Rev. 1.22 104 February 21, 2025 ## **Interrupt Wake-up Function** Each of the interrupt functions has the capability of waking up the microcontroller when in the SLEEP or IDLE Mode. A wake-up is generated when an interrupt request flag changes from low to high and is independent of whether the interrupt is enabled or not. Therefore, even though the device is in the SLEEP or IDLE Mode and its system oscillator stopped, situations such as external edge transitions on the external interrupt pin or a low power supply voltage may cause their respective interrupt flag to be set high and consequently generate an interrupt. Care must therefore be taken if spurious wake-up situations are to be avoided. If an interrupt wake-up function is to be disabled then the corresponding interrupt request flag should be set high before the device enters the SLEEP or IDLE Mode. The interrupt enable bits have no effect on the interrupt wake-up function. #### **Programming Considerations** By disabling the relevant interrupt enable bits, a requested interrupt can be prevented from being serviced, however, once an interrupt request flag is set, it will remain in this condition in the interrupt register until the corresponding interrupt is serviced or until the request flag is cleared by the application program. Where a certain interrupt is contained within a Multi-function interrupt, then when the interrupt service routine is executed, as only the Multi-function interrupt request flags, MFnF, will be automatically cleared, the individual request flag for the function needs to be cleared by the application program. It is recommended that programs do not use the "CALL" instruction within the interrupt service subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately. If only one stack is left and the interrupt is not well controlled, the original control sequence will be damaged once a CALL subroutine is executed in the interrupt subroutine. Every interrupt has the capability of waking up the microcontroller when it is in the SLEEP or IDLE Mode, the wake up being generated when the interrupt request flag changes from low to high. If it is required to prevent a certain interrupt from waking up the microcontroller then its respective request flag should be first set high before enter SLEEP or IDLE Mode. As only the Program Counter is pushed onto the stack, then when the interrupt is serviced, if the contents of the accumulator, status register or other registers are altered by the interrupt service program, their contents should be saved to the memory at the beginning of the interrupt service routine. To return from an interrupt subroutine, either a RET or RETI instruction may be executed. The RETI instruction in addition to executing a return to the main program also automatically sets the EMI bit high to allow further interrupts. The RET instruction however only executes a return to the main program leaving the EMI bit in its present zero state and therefore disabling the execution of further interrupts. Rev. 1.22 105 February 21, 2025 # **Configuration Options** Configuration options refer to certain options within the MCU that are programmed into the device during the programming process. During the development process, these options are selected using the HT-IDE software development tools. All options must be defined for proper system function, the details of which are shown in the table. | No. | Options | | | | | |-------------------|---------------------------------------------------------------------|--|--|--|--| | Oscillator Option | | | | | | | 1 | HIRC frequency selection – f <sub>HIRC</sub> : 8MHz, 12MHz or 16MHz | | | | | Note: When the HIRC has been configured at a frequency shown in this table, the HIRC1 and HIRC0 bits should also be setup to select the same frequency to achieve the HIRC frequency accuracy specified in the A.C. Characteristics. # **Application Circuits** Rev. 1.22 106 February 21, 2025 #### Instruction Set #### Introduction Central to the successful operation of any microcontroller is its instruction set, which is a set of program instruction codes that directs the microcontroller to perform certain operations. In the case of Holtek microcontroller, a comprehensive and flexible set of over 60 instructions is provided to enable programmers to implement their application with the minimum of programming overheads. For easier understanding of the various instruction codes, they have been subdivided into several functional groupings. #### **Instruction Timing** Most instructions are implemented within one instruction cycle. The exceptions to this are branch, call, or table read instructions where two instruction cycles are required. One instruction cycle is equal to 4 system clock cycles, therefore in the case of an 8MHz system oscillator, most instructions would be implemented within 0.5µs and branch or call instructions would be implemented within 1µs. Although instructions which require one more cycle to implement are generally limited to the JMP, CALL, RET, RETI and table read instructions, it is important to realize that any other instructions which involve manipulation of the Program Counter Low register or PCL will also take one more cycle to implement. As instructions which change the contents of the PCL will imply a direct jump to that new address, one more cycle will be required. Examples of such instructions would be "CLR PCL" or "MOV PCL, A". For the case of skip instructions, it must be noted that if the result of the comparison involves a skip operation then this will also take one more cycle, if no skip is involved then only one cycle is required. # **Moving and Transferring Data** The transfer of data within the microcontroller program is one of the most frequently used operations. Making use of three kinds of MOV instructions, data can be transferred from registers to the Accumulator and vice-versa as well as being able to move specific immediate data directly into the Accumulator. One of the most important data transfer applications is to receive data from the input ports and transfer data to the output ports. ### **Arithmetic Operations** The ability to perform certain arithmetic operations and data manipulation is a necessary feature of most microcontroller applications. Within the Holtek microcontroller instruction set are a range of add and subtract instruction mnemonics to enable the necessary arithmetic to be carried out. Care must be taken to ensure correct handling of carry and borrow data when results exceed 255 for addition and less than 0 for subtraction. The increment and decrement instructions INC, INCA, DEC and DECA provide a simple means of increasing or decreasing by a value of one of the values in the destination specified. ## **Logical and Rotate Operation** The standard logical operations such as AND, OR, XOR and CPL all have their own instruction within the Holtek microcontroller instruction set. As with the case of most instructions involving data manipulation, data must pass through the Accumulator which may involve additional programming steps. In all logical data operations, the zero flag may be set if the result of the operation is zero. Another form of logical data manipulation comes from the rotate instructions such as RR, RL, RRC and RLC which provide a simple means of rotating one bit right or left. Different rotate instructions exist depending on program requirements. Rotate instructions are useful for serial port programming applications where data can be rotated from an internal register into the Carry bit from where it can be examined and the necessary serial bit set high or low. Another application which rotate data operations are used is to implement multiplication and division calculations. #### **Branches and Control Transfer** Program branching takes the form of either jumps to specified locations using the JMP instruction or to a subroutine using the CALL instruction. They differ in the sense that in the case of a subroutine call, the program must return to the instruction immediately when the subroutine has been carried out. This is done by placing a return instruction "RET" in the subroutine which will cause the program to jump back to the address right after the CALL instruction. In the case of a JMP instruction, the program simply jumps to the desired location. There is no requirement to jump back to the original jumping off point as in the case of the CALL instruction. One special and extremely useful set of branch instructions are the conditional branches. Here a decision is first made regarding the condition of a certain data memory or individual bits. Depending upon the conditions, the program will continue with the next instruction or skip over it and jump to the following instruction. These instructions are the key to decision making and branching within the program perhaps determined by the condition of certain input switches or by the condition of internal data bits. #### **Bit Operations** The ability to provide single bit operations on Data Memory is an extremely flexible feature of all Holtek microcontrollers. This feature is especially useful for output port bit programming where individual bits or port pins can be directly set high or low using either the "SET [m].i" or "CLR [m].i" instructions respectively. The feature removes the need for programmers to first read the 8-bit output port, manipulate the input data to ensure that other bits are not changed and then output the port with the correct new data. This read-modify-write process is taken care of automatically when these bit operation instructions are used. #### **Table Read Operations** Data storage is normally implemented by using registers. However, when working with large amounts of fixed data, the volume involved often makes it inconvenient to store the fixed data in the Data Memory. To overcome this problem, Holtek microcontrollers allow an area of Program Memory to be set as a table where data can be directly stored. A set of easy to use instructions provides the means by which this fixed data can be referenced and retrieved from the Program Memory. #### Other Operations In addition to the above functional instructions, a range of other instructions also exist such as the "HALT" instruction for Power-down operations and instructions to control the operation of the Watchdog Timer for reliable program operations under extreme electric or electromagnetic environments. For their relevant operations, refer to the functional related sections. Rev. 1.22 108 February 21, 2025 ## **Instruction Set Summary** The following table depicts a summary of the instruction set categorised according to function and can be consulted as a basic instruction reference using the following listed conventions. #### **Table Conventions** x: Bits immediate data m: Data Memory address A: Accumulator i: 0~7 number of bits addr: Program memory address | Mnemonic | Description | Cycles | Flag Affected | |-----------------|-----------------------------------------------------------------|-------------------|---------------| | Arithmetic | | | | | ADD A,[m] | Add Data Memory to ACC | 1 | Z, C, AC, OV | | ADDM A,[m] | Add ACC to Data Memory | 1 Note | Z, C, AC, OV | | ADD A,x | Add immediate data to ACC | 1 | Z, C, AC, OV | | ADC A,[m] | Add Data Memory to ACC with Carry | 1 | Z, C, AC, OV | | ADCM A,[m] | Add ACC to Data memory with Carry | 1 Note | Z, C, AC, OV | | SUB A,x | Subtract immediate data from the ACC | 1 | Z, C, AC, OV | | SUB A,[m] | Subtract Data Memory from ACC | 1 | Z, C, AC, OV | | SUBM A,[m] | Subtract Data Memory from ACC with result in Data Memory | 1 Note | Z, C, AC, OV | | SBC A,[m] | Subtract Data Memory from ACC with Carry | 1 | Z, C, AC, OV | | SBCM A,[m] | Subtract Data Memory from ACC with Carry, result in Data Memory | 1 Note | Z, C, AC, OV | | DAA [m] | Decimal adjust ACC for Addition with result in Data Memory | 1 Note | С | | Logic Operation | <u> </u> | | | | AND A,[m] | Logical AND Data Memory to ACC | 1 | Z | | OR A,[m] | Logical OR Data Memory to ACC | 1 | Z | | XOR A,[m] | Logical XOR Data Memory to ACC | 1 | Z | | ANDM A,[m] | Logical AND ACC to Data Memory | 1 Note | Z | | ORM A,[m] | Logical OR ACC to Data Memory | 1 Note | Z | | XORM A,[m] | Logical XOR ACC to Data Memory | 1 Note | Z | | AND A,x | Logical AND immediate Data to ACC | 1 | Z | | OR A,x | Logical OR immediate Data to ACC | 1 | Z | | XOR A,x | Logical XOR immediate Data to ACC | 1 | Z | | CPL [m] | Complement Data Memory | 1 Note | Z | | CPLA [m] | Complement Data Memory with result in ACC | 1 | Z | | Increment & De | crement | | | | INCA [m] | Increment Data Memory with result in ACC | 1 | Z | | INC [m] | Increment Data Memory | 1 <sup>Note</sup> | Z | | DECA [m] | Decrement Data Memory with result in ACC | 1 | Z | | DEC [m] | Decrement Data Memory | 1 Note | Z | | Rotate | | | | | RRA [m] | Rotate Data Memory right with result in ACC | 1 | None | | RR [m] | Rotate Data Memory right | 1 Note | None | | RRCA [m] | Rotate Data Memory right through Carry with result in ACC | 1 | С | | RRC [m] | Rotate Data Memory right through Carry | 1 Note | С | | RLA [m] | Rotate Data Memory left with result in ACC | 1 | None | | RL [m] | Rotate Data Memory left | 1 Note | None | | RLCA [m] | Rotate Data Memory left through Carry with result in ACC | 1 | С | | RLC [m] | Rotate Data Memory left through Carry | 1 Note | С | | Mnemonic | Description | Cycles | Flag Affected | | | |------------------|--------------------------------------------------------------------|-------------------|---------------|--|--| | Data Move | Data Move | | | | | | MOV A,[m] | Move Data Memory to ACC | 1 | None | | | | MOV [m],A | Move ACC to Data Memory | 1 <sup>Note</sup> | None | | | | MOV A,x | Move immediate data to ACC | 1 | None | | | | Bit Operation | | | | | | | CLR [m].i | Clear bit of Data Memory | 1 <sup>Note</sup> | None | | | | SET [m].i | Set bit of Data Memory | 1 <sup>Note</sup> | None | | | | Branch Operation | 1 | | | | | | JMP addr | Jump unconditionally | 2 | None | | | | SZ [m] | Skip if Data Memory is zero | 1 <sup>Note</sup> | None | | | | SZA [m] | Skip if Data Memory is zero with data movement to ACC | 1 <sup>Note</sup> | None | | | | SZ [m].i | Skip if bit i of Data Memory is zero | 1 <sup>Note</sup> | None | | | | SNZ [m].i | Skip if bit i of Data Memory is not zero | 1 <sup>Note</sup> | None | | | | SIZ [m] | Skip if increment Data Memory is zero | 1 <sup>Note</sup> | None | | | | SDZ [m] | Skip if decrement Data Memory is zero | 1 <sup>Note</sup> | None | | | | SIZA [m] | Skip if increment Data Memory is zero with result in ACC | 1 <sup>Note</sup> | None | | | | SDZA [m] | Skip if decrement Data Memory is zero with result in ACC | 1 <sup>Note</sup> | None | | | | CALL addr | Subroutine call | 2 | None | | | | RET | Return from subroutine | 2 | None | | | | RET A,x | Return from subroutine and load immediate data to ACC | 2 | None | | | | RETI | Return from interrupt | 2 | None | | | | Table Read Opera | ation | | | | | | TABRD [m] | Read table (specific page or current page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | | | TABRDL [m] | Read table (last page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | | | Miscellaneous | Miscellaneous | | | | | | NOP | No operation | 1 | None | | | | CLR [m] | Clear Data Memory | 1 <sup>Note</sup> | None | | | | SET [m] | Set Data Memory | 1 <sup>Note</sup> | None | | | | CLR WDT | Clear Watchdog Timer | 1 | TO, PDF | | | | SWAP [m] | Swap nibbles of Data Memory | 1 <sup>Note</sup> | None | | | | SWAPA [m] | Swap nibbles of Data Memory with result in ACC | 1 | None | | | | HALT | Enter power down mode | 1 | TO, PDF | | | Note: 1. For skip instructions, if the result of the comparison involves a skip then two cycles are required, if no skip takes place only one cycle is required. Rev. 1.22 110 February 21, 2025 <sup>2.</sup> Any instruction which changes the contents of the PCL will also require 2 cycles for execution. ### **Instruction Definition** ADC A,[m] Add Data Memory to ACC with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C ADCM A,[m] Add ACC to Data Memory with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C ADD A,[m] Add Data Memory to ACC Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C **ADD A,x** Add immediate data to ACC Description The contents of the Accumulator and the specified immediate data are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + x$ Affected flag(s) OV, Z, AC, C ADDM A,[m] Add ACC to Data Memory Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C AND A,[m] Logical AND Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical AND operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "AND" [m]$ Affected flag(s) Z AND A,x Logical AND immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bit wise logical AND operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC$ "AND" x Affected flag(s) Z ANDM A,[m] Logical AND ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical AND operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "AND" [m]$ Affected flag(s) Z CALL addr Subroutine call Description Unconditionally calls a subroutine at the specified address. The Program Counter then increments by 1 to obtain the address of the next instruction which is then pushed onto the stack. The specified address is then loaded and the program continues execution from this new address. As this instruction requires an additional operation, it is a two cycle instruction. Operation Stack $\leftarrow$ Program Counter + 1 Program Counter ← addr Affected flag(s) None **CLR [m]** Clear Data Memory Description Each bit of the specified Data Memory is cleared to 0. Operation $[m] \leftarrow 00H$ Affected flag(s) None CLR [m].i Clear bit of Data Memory Description Bit i of the specified Data Memory is cleared to 0. Operation [m].i $\leftarrow$ ( Affected flag(s) None **CLR WDT** Clear Watchdog Timer Description The TO, PDF flags and the WDT are all cleared. Operation WDT cleared $TO \leftarrow 0$ $PDF \leftarrow 0$ Affected flag(s) TO, PDF **CPL [m]** Complement Data Memory Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. Operation $[m] \leftarrow \overline{[m]}$ Affected flag(s) Z **CPLA [m]** Complement Data Memory with result in ACC Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m]$ Affected flag(s) Z **DAA [m]** Decimal-Adjust ACC for addition with result in Data Memory Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value resulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is greater than 100, it allows multiple precision decimal addition. Operation $[m] \leftarrow ACC + 00H$ or $[m] \leftarrow ACC + 06H \text{ or}$ $[m] \leftarrow ACC + 60H \text{ or}$ $[m] \leftarrow ACC + 66H$ Affected flag(s) C **DEC [m]** Decrement Data Memory Description Data in the specified Data Memory is decremented by 1. Operation $[m] \leftarrow [m] - 1$ Affected flag(s) Z **DECA [m]** Decrement Data Memory with result in ACC Description Data in the specified Data Memory is decremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] - 1$ Affected flag(s) Z **HALT** Enter power down mode Description This instruction stops the program execution and turns off the system clock. The contents of the Data Memory and registers are retained. The WDT and prescaler are cleared. The power down flag PDF is set and the WDT time-out flag TO is cleared. Operation $TO \leftarrow 0$ $PDF \leftarrow 1$ Affected flag(s) TO, PDF **INC [m]** Increment Data Memory Description Data in the specified Data Memory is incremented by 1. Operation $[m] \leftarrow [m] + 1$ Affected flag(s) Z **INCA [m]** Increment Data Memory with result in ACC Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] + 1$ Affected flag(s) Z JMP addr Jump unconditionally Description The contents of the Program Counter are replaced with the specified address. Program execution then continues from this new address. As this requires the insertion of a dummy instruction while the new address is loaded, it is a two cycle instruction. Operation Program Counter ← addr Affected flag(s) None MOV A,[m] Move Data Memory to ACC Description The contents of the specified Data Memory are copied to the Accumulator. Operation $ACC \leftarrow [m]$ Affected flag(s) None **MOV A,x** Move immediate data to ACC Description The immediate data specified is loaded into the Accumulator. Operation $ACC \leftarrow x$ Affected flag(s) None **MOV** [m],A Move ACC to Data Memory Description The contents of the Accumulator are copied to the specified Data Memory. Operation $[m] \leftarrow ACC$ Affected flag(s) None NOP No operation Description No operation is performed. Execution continues with the next instruction. Operation No operation Affected flag(s) None OR A,[m] Logical OR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "OR" [m]$ Affected flag(s) Z **OR A,x** Logical OR immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bitwise logical OR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "OR" x$ Affected flag(s) Z ORM A,[m] Logical OR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical OR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "OR" [m]$ Affected flag(s) Z **RET** Return from subroutine Description The Program Counter is restored from the stack. Program execution continues at the restored address. Operation Program Counter ← Stack Affected flag(s) None **RET A,x** Return from subroutine and load immediate data to ACC Description The Program Counter is restored from the stack and the Accumulator loaded with the specified immediate data. Program execution continues at the restored address. Operation Program Counter ← Stack $ACC \leftarrow x$ Affected flag(s) None **RETI** Return from interrupt Description The Program Counter is restored from the stack and the interrupts are re-enabled by setting the EMI bit. EMI is the master interrupt global enable bit. If an interrupt was pending when the RETI instruction is executed, the pending Interrupt routine will be processed before returning to the main program. Operation Program Counter ← Stack $EMI \leftarrow 1$ Affected flag(s) None RL [m] Rotate Data Memory left Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ $[m].0 \leftarrow [m].7$ Affected flag(s) None Rev. 1.22 114 February 21, 2025 **RLA [m]** Rotate Data Memory left with result in ACC Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; (i=0 $\sim$ 6) $ACC.0 \leftarrow [m].7$ Affected flag(s) None RLC [m] Rotate Data Memory left through Carry Description The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ $[m].0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) C **RLCA [m]** Rotate Data Memory left through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; (i=0 $\sim$ 6) $ACC.0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) C **RR [m]** Rotate Data Memory right Description The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into bit 7. Operation [m].i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $[m].7 \leftarrow [m].0$ Affected flag(s) None **RRA** [m] Rotate Data Memory right with result in ACC Description Data in the specified Data Memory is rotated right by 1 bit with bit 0 rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow [m].0$ Affected flag(s) None **RRC [m]** Rotate Data Memory right through Carry Description The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. Operation [m].i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $[m].7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C RRCA [m] Rotate Data Memory right through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C SBC A,[m] Subtract Data Memory from ACC with Carry Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C SBCM A,[m] Subtract Data Memory from ACC with Carry and result in Data Memory Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C **SDZ [m]** Skip if decrement Data Memory is 0 Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] - 1$ Skip if [m]=0 Affected flag(s) None **SDZA [m]** Skip if decrement Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation $ACC \leftarrow [m] - 1$ Skip if ACC=0 Affected flag(s) None **SET [m]** Set Data Memory Description Each bit of the specified Data Memory is set to 1. $\begin{array}{ll} \text{Operation} & [m] \leftarrow \text{FFH} \\ \text{Affected flag(s)} & \text{None} \end{array}$ **SET [m].i** Set bit of Data Memory Description Bit i of the specified Data Memory is set to 1. Operation [m].i $\leftarrow$ 1 Affected flag(s) None **SIZ [m]** Skip if increment Data Memory is 0 Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] + 1$ Skip if [m]=0 Affected flag(s) None **SIZA [m]** Skip if increment Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m] + 1$ Skip if ACC=0 Affected flag(s) None **SNZ [m].i** Skip if bit i of Data Memory is not 0 Description If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if [m]. $i \neq 0$ Affected flag(s) None SUB A,[m] Subtract Data Memory from ACC Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C **SUBM A,[m]** Subtract Data Memory from ACC with result in Data Memory Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C **SUB A,x** Subtract immediate data from ACC Description The immediate data specified by the code is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - x$ Affected flag(s) OV, Z, AC, C **SWAP [m]** Swap nibbles of Data Memory Description The low-order and high-order nibbles of the specified Data Memory are interchanged. Operation $[m].3\sim[m].0 \leftrightarrow [m].7\sim[m].4$ Affected flag(s) None SWAPA [m] Swap nibbles of Data Memory with result in ACC The low-order and high-order nibbles of the specified Data Memory are interchanged. The Description result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC.3 \sim ACC.0 \leftarrow [m].7 \sim [m].4$ $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ Affected flag(s) None SZ [m] Skip if Data Memory is 0 Description The contents of the specified Data Memory are read out and then written to the specified Data > Memory again. If the contents of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation Skip if [m]=0 Affected flag(s) None SZA [m] Skip if Data Memory is 0 with data movement to ACC Description The contents of the specified Data Memory are copied to the Accumulator. If the value is zero, > the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m]$ Skip if [m]=0 Affected flag(s) None SZ [m].i Skip if bit i of Data Memory is 0 Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation Skip if [m].i=0 Affected flag(s) None TABRD [m] Read table (specific page or current page) to TBLH and Data Memory Description The low byte of the program code addressed by the table pointer (TBHP and TBLP or only TBLP if no TBHP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) TABRDL [m] Read table (last page) to TBLH and Data Memory The low byte of the program code (last page) addressed by the table pointer (TBLP) is moved Description to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None Logical XOR Data Memory to ACC XOR A,[m] Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR Description operation. The result is stored in the Accumulator. $ACC \leftarrow ACC "XOR" [m]$ Operation Affected flag(s) Z ### BS84B04C Touch A/D Flash MCU XORM A,[m] Logical XOR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "XOR" [m]$ Affected flag(s) Z XOR A,x Logical XOR immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bitwise logical XOR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "XOR" x$ Affected flag(s) Z Rev. 1.22 119 February 21, 2025 ## **Package Information** Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the <u>Package/Carton Information</u>. Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page. - Package Information (include Outline Dimensions, Product Tape and Reel Specifications) - The Operation Instruction of Packing Materials - · Carton information Rev. 1.22 120 February 21, 2025 # 8-pin SOP (150mil) Outline Dimensions | Symbol | Dimensions in inch | | | | |--------|--------------------|-----------|-------|--| | | Min. | Nom. | Max. | | | A | | 0.236 BSC | | | | В | | 0.154 BSC | | | | С | 0.012 | _ | 0.020 | | | C' | | 0.193 BSC | | | | D | _ | _ | 0.069 | | | E | | 0.050 BSC | | | | F | 0.004 | _ | 0.010 | | | G | 0.016 | _ | 0.050 | | | Н | 0.004 | _ | 0.010 | | | α | 0° | _ | 8° | | | Symbol | Dimensions in mm | | | |--------|------------------|----------|------| | | Min. | Nom. | Max. | | A | | 6.00 BSC | | | В | | 3.90 BSC | | | С | 0.31 | _ | 0.51 | | C' | | 4.90 BSC | | | D | _ | _ | 1.75 | | E | | 1.27 BSC | | | F | 0.10 | _ | 0.25 | | G | 0.40 | _ | 1.27 | | Н | 0.10 | _ | 0.25 | | α | 0° | _ | 8° | # 10-pin MSOP (118mil) Outline Dimensions | Symbol | Dimensions in inch | | | |--------|--------------------|-----------|-------| | | Min. | Nom. | Max. | | A | _ | _ | 0.043 | | A1 | 0.000 | _ | 0.006 | | A2 | 0.030 | 0.033 | 0.037 | | В | 0.007 | _ | 0.013 | | С | 0.003 | _ | 0.009 | | D | | 0.118 BSC | | | E | | 0.193 BSC | | | E1 | | 0.118 BSC | | | е | | 0.020 BSC | | | L | 0.016 | 0.024 | 0.031 | | L1 | 0.037 BSC | | | | у | _ | 0.004 | _ | | θ | 0° | _ | 8° | | Symbol | Dimensions in mm | | | |--------|------------------|----------|------| | | Min. | Nom. | Max. | | A | _ | _ | 1.10 | | A1 | 0.00 | _ | 0.15 | | A2 | 0.75 | 0.85 | 0.95 | | В | 0.17 | _ | 0.33 | | С | 0.08 | _ | 0.23 | | D | | 3.00 BSC | | | E | | 4.90 BSC | | | E1 | 3.00 BSC | | | | е | | 0.50 BSC | | | L | 0.40 | 0.60 | 0.80 | | L1 | 0.95 BSC | | | | у | _ | 0.10 | _ | | θ | 0° | _ | 8° | 122 Rev. 1.22 February 21, 2025 # 10-pin DFN (3mm×3mm×0.75mm) Outline Dimensions | Compleal | Dimensions in inch | | | | |----------|--------------------|-----------|-------|--| | Symbol | Min. | Nom. | Max. | | | A | 0.028 | 0.030 | 0.031 | | | A1 | 0.000 | 0.001 | 0.002 | | | A3 | | 0.008 REF | | | | b | 0.007 | 0.010 | 0.012 | | | D | | 0.118 BSC | | | | E | | 0.118 BSC | | | | е | | 0.020 BSC | | | | D2 | 0.087 | _ | 0.093 | | | E2 | 0.061 | _ | 0.067 | | | L | 0.012 | 0.016 | 0.020 | | | К | 0.008 | _ | _ | | | Symbol | Dimensions in mm | | | |--------|------------------|----------|------| | Symbol | Min. | Nom. | Max. | | A | 0.70 | 0.75 | 0.80 | | A1 | 0.00 | 0.02 | 0.05 | | A3 | | 0.20 REF | | | b | 0.18 | 0.25 | 0.30 | | D | 3.00 BSC | | | | E | | 3.00 BSC | | | е | | 0.50 BSC | | | D2 | 2.20 | _ | 2.35 | | E2 | 1.55 | _ | 1.70 | | L | 0.30 | 0.40 | 0.50 | | K | 0.20 | _ | _ | Rev. 1.22 123 February 21, 2025 # 16-pin NSOP (150mil) Outline Dimensions | Symbol | Dimensions in inch | | | |--------|--------------------|-----------|-------| | | Min. | Nom. | Max. | | A | | 0.236 BSC | | | В | | 0.154 BSC | | | С | 0.012 | _ | 0.020 | | C' | 0.390 BSC | | | | D | _ | _ | 0.069 | | E | | 0.050 BSC | | | F | 0.004 | _ | 0.010 | | G | 0.016 | _ | 0.050 | | Н | 0.004 | _ | 0.010 | | α | 0° | _ | 8° | | Symbol | | Dimensions in mm | | | |--------|------|------------------|------|--| | | Min. | Nom. | Max. | | | А | | 6.00 BSC | | | | В | | 3.90 BSC | | | | С | 0.31 | _ | 0.51 | | | C, | | 9.90 BSC | | | | D | _ | _ | 1.75 | | | E | | 1.27 BSC | | | | F | 0.10 | _ | 0.25 | | | G | 0.40 | _ | 1.27 | | | Н | 0.10 | _ | 0.25 | | | α | 0° | _ | 8° | | Rev. 1.22 124 February 21, 2025 # 16-pin WLCSP (1.62mm×1.54mm) Outline Dimensions | Symbol | Dimensions in inch | | | |--------|--------------------|-----------|-------| | | Min. | Nom. | Max. | | A | 0.028 | 0.030 | 0.031 | | A1 | 0.000 | 0.001 | 0.002 | | A3 | | 0.008 REF | | | b | 0.007 | 0.010 | 0.012 | | D | | 0.118 BSC | | | Е | | 0.118 BSC | | | е | | 0.020 BSC | | | D2 | 0.063 | _ | 0.069 | | E2 | 0.063 | _ | 0.069 | | L | 0.008 | 0.010 | 0.012 | | K | 0.008 | _ | _ | | Symbol | Dimensions in mm | | | |--------|------------------|----------|------| | | Min. | Nom. | Max. | | A | 0.70 | 0.75 | 0.80 | | A1 | 0.00 | 0.02 | 0.05 | | A3 | 0.203 REF | | | | b | 0.18 | 0.25 | 0.30 | | D | | 3.00 BSC | | | E | | 3.00 BSC | | | е | | 0.50 BSC | | | D2 | 1.60 | _ | 1.75 | | E2 | 1.60 | _ | 1.75 | | L | 0.20 | 0.25 | 0.30 | | K | 0.20 | _ | _ | Rev. 1.22 125 February 21, 2025 Copyright<sup>©</sup> 2025 by HOLTEK SEMICONDUCTOR INC. All Rights Reserved. The information provided in this document has been produced with reasonable care and attention before publication, however, HOLTEK does not guarantee that the information is completely accurate. The information contained in this publication is provided for reference only and may be superseded by updates. HOLTEK disclaims any expressed, implied or statutory warranties, including but not limited to suitability for commercialization, satisfactory quality, specifications, characteristics, functions, fitness for a particular purpose, and non-infringement of any thirdparty's rights. HOLTEK disclaims all liability arising from the information and its application. In addition, HOLTEK does not recommend the use of HOLTEK's products where there is a risk of personal hazard due to malfunction or other reasons. HOLTEK hereby declares that it does not authorise the use of these products in life-saving, life-sustaining or safety critical components. Any use of HOLTEK's products in life-saving/sustaining or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold HOLTEK harmless from any damages, claims, suits, or expenses resulting from such use. The information provided in this document, including but not limited to the content, data, examples, materials, graphs, and trademarks, is the intellectual property of HOLTEK (and its licensors, where applicable) and is protected by copyright law and other intellectual property laws. No license, express or implied, to any intellectual property right, is granted by HOLTEK herein. HOLTEK reserves the right to revise the information described in the document at any time without prior notice. For the latest information, please contact us. Rev. 1.22 126 February 21, 2025