#### SN54LVC14A, SN74LVC14A SCAS285AA - MARCH 1993-REVISED JUNE 2015 # **SNx4LVC14A Hex Schmitt-Trigger Inverters** #### **Features** - Operate From 1.65 V to 3.6 V V<sub>CC</sub> - Specified From -40°C to 85°C, -40°C to 125°C, and -55°C to 125°C - Inputs Accept Voltages to 5.5 V - Max t<sub>pd</sub> of 6.4 ns at 3.3 V - Typical V<sub>OLP</sub> (Output Ground Bounce) $< 0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Ioff Support Live Insertion, Partial-Power-Down Mode and Back Drive protection - On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters. - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) ## 2 Applications - Barcode Scanner - Cable Solutions - E-Books - **Embedded PCs** - Field Transmitter: Temperature or Pressure Sensors - Fingerprint Biometrics - HVAC: Heating, Ventilating, and Air Conditioning - Network-Attached Storage (NAS) - Server Motherboard and PSU - Software Defined Radio (SDR) - TV: High Definition (HDTV), LCD, and Digital - Video Communications Systems - Wireless Data Access Cards, Headsets, Keyboards, Mice, and LAN Cards ## 3 Description The SN54LVC14A hex Schmitt-trigger inverter is designed for 2.7-V to 3.6-V V<sub>CC</sub> operation, and the SN74LVC14A hex Schmitt-trigger inverter is designed for 1.65-V to 3.6-V $V_{CC}$ operation. The devices contain six independent inverters and perform the Boolean function Y = A. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V or 5-V system environment. #### Device Information(1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | |-------------|------------|--------------------|--|--| | | LCCC (20) | 8.90 mm × 8.90 mm | | | | SN54LVC14A | CDIP (14) | 20.00 mm × 7.00 mm | | | | | CFP (14) | 9.21 mm × 6.30 mm | | | | | SO (14) | 10.20 mm × 5.30 mm | | | | | SOIC (14) | 8.65 mm × 6.00 mm | | | | SN74LVC14A | SSOP (14) | 6.20 mm × 5.30 mm | | | | 3N/4LVC14A | TSSOP (14) | 5.00 mm × 4.40 mm | | | | | TVSOP (14) | 4.40 mm × 3.60 mm | | | | | VQFN (14) | 3.50 mm × 3.50 mm | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Logic Diagram (Positive Logic) #### **Table of Contents** | 1 | Features 1 | 9 | Detailed Description | 11 | |---|--------------------------------------------------|----|--------------------------------------|----| | 2 | Applications 1 | | 9.1 Overview | 11 | | 3 | Description 1 | | 9.2 Functional Block Diagram | 11 | | 4 | Revision History2 | | 9.3 Feature Description | 11 | | 5 | Device Options | | 9.4 Device Functional Modes | 11 | | 6 | Pin Configuration and Functions 4 | 10 | Application and Implementation | 12 | | 7 | Specifications5 | | 10.1 Application Information | 12 | | • | 7.1 Absolute Maximum Ratings | | 10.2 Typical Application | 12 | | | 7.2 ESD Ratings | 11 | Power Supply Recommendations | 14 | | | 7.3 Recommended Operating Conditions, SN54LVC14A | 12 | Layout | 14 | | | 5 | | 12.1 Layout Guidelines | 14 | | | 7.4 Recommended Operating Conditions, SN74LVC14A | | 12.2 Layout Examples | 14 | | | 6 | 13 | Device and Documentation Support | 15 | | | 7.5 Thermal Information 6 | | 13.1 Related Links | | | | 7.6 Electrical Characteristics, SN54LVC14A 6 | | 13.2 Community Resources | 15 | | | 7.7 Electrical Characteristics, SN74LVC14A 7 | | 13.3 Trademarks | 15 | | | 7.8 Switching Characteristics, SN54LVC14A 8 | | 13.4 Electrostatic Discharge Caution | 15 | | | 7.9 Switching Characteristics, SN74LVC14A 8 | | 13.5 Glossary | 15 | | | 7.10 Operating Characteristics | 14 | Mechanical, Packaging, and Orderable | | | _ | 7.11 Typical Characteristics | | Information | 15 | | 8 | Parameter Measurement Information 10 | | | | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision Z (January 2014) to Revision AA Page Added Applications, Device Information table, Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section Moved T<sub>stq</sub> to Absolute Maximum Ratings table. #### Changes from Revision Y (October 2010) to Revision Z Pag Updated document to new TI data sheet format. Updated Features 1 Added Military Disclaimer to Features list \_\_\_\_\_\_\_\_1 # 5 Device Options | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |----------------|------------|--------------------| | SN54LVC14AFK | LCCC (20) | 8.90 mm × 8.90 mm | | SN54LVC14AJ | CDIP (14) | 20.00 mm × 7.00 mm | | SN54LVC14AW | CFP (14) | 9.21 mm × 6.30 mm | | SN74LVC14ANSR | SO (14) | 10.20 mm × 5.30 mm | | SN74LVC14ADR | COIC (44) | 0.05 0.00 | | SN74LVC14ADT | SOIC (14) | 8.65 mm × 6.00 mm | | SN74LVC14ADBR | SSOP (14) | 6.20 mm × 5.30 mm | | SN74LVC14APWR | TCCOD (44) | 5.00 4.40 | | SN74LVC14APWT | TSSOP (14) | 5.00 mm × 4.40 mm | | SN74LVC14ADGVR | TVSOP (14) | 4.40 mm × 3.60 mm | | SN74LVC14ARGYR | VQFN (14) | 3.50 mm × 3.50 mm | Submit Documentation Feedback ## 6 Pin Configuration and Functions D, DB, DGV, NS, J, W, or PW Package 14-Pin SOIC, TVSOP, SSOP, SOP, CDIP, or TSSOP Top View #### **Pin Functions** | | PIN | | | | | | | | |-----------------|----------------------------------------------------|------|-----|-------------|--|--|--|--| | NAME | SOIC, TVSOP,<br>SSOP, SOP,<br>CDIP, TSSOP,<br>VQFN | LCCC | I/O | DESCRIPTION | | | | | | 1A | 1 | 2 | 1 | Data Input | | | | | | 2A | 3 | 4 | 1 | Data Input | | | | | | 3A | 5 | 8 | 1 | Data Input | | | | | | 4A | 9 | 13 | I | Data Input | | | | | | 5A | 11 | 16 | ı | Data Input | | | | | | 6A | 13 | 19 | I | Data Input | | | | | | GND | 7 | 10 | _ | Ground | | | | | | V <sub>CC</sub> | 14 | 20 | _ | Power | | | | | | 1Y | 2 | 3 | 0 | Data Output | | | | | | 2Y | 4 | 6 | 0 | Data Output | | | | | | 3Y | 6 | 9 | 0 | Data Output | | | | | | 4Y | 8 | 12 | 0 | Data Output | | | | | | 5Y | 10 | 14 | 0 | Data Output | | | | | | 6Y | 12 | 18 | 0 | Data Output | | | | | Submit Documentation Feedback Copyright © 1993–2015, Texas Instruments Incorporated #### Pin Functions (continued) | | PIN | | | | |------|----------------------------------------------------|------|-----|-------------| | NAME | SOIC, TVSOP,<br>SSOP, SOP,<br>CDIP, TSSOP,<br>VQFN | LCCC | 1/0 | DESCRIPTION | | | | 1 | | | | | | 5 | | | | NC | | 7 | | No Connect | | INC | _ | 11 | _ | No Connect | | | | 15 | | | | | | 17 | | | ## 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|--------------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 6.5 | V | | VI | Input voltage <sup>(2)</sup> | | -0.5 | 6.5 | V | | Vo | Output voltage <sup>(2)(3)</sup> | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | <b>-</b> 50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | <b>-</b> 50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | ±100 | mA | | | P <sub>tot</sub> | Power dissipation | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C^{(4)(5)}$ | | 500 | mW | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - (3) The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table. - (4) For the D package: above 70°C, the value of Ptot derates linearly with 8 mW/K. - (5) For the DB, DGV, NS, and PW packages: above 60°C, the value of Ptot derates linearly with 5.5 mW/K. #### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | +2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | +1000 | V | | | distriarge | Machine Model | 200 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions, SN54LVC14A<sup>(1)</sup> | | | | SN54LVC14A | | | | |-----------------|----------------|---------------------|------------|----------|------|--| | | | | -55 TO 1 | 25°C | UNIT | | | | | | MIN | MAX | | | | ., | Supply voltage | Operating | 2 | 3.6 | V | | | V <sub>CC</sub> | | Data retention only | 1.5 | | V | | | $V_{I}$ | Input voltage | | 0 | 5.5 | V | | | Vo | Output voltage | · | 0 | $V_{CC}$ | V | | All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # Recommended Operating Conditions, SN54LVC14A<sup>(1)</sup> (continued) | | | | SN54LV0 | C14A | | |-----|-------------------------------------------|-------------------------|----------|------|---------| | | | | -55 TO 1 | 25°C | UNIT | | | | | MIN | MAX | | | | I <sub>OH</sub> High-level output current | V <sub>CC</sub> = 2.7 V | | -12 | mΛ | | OH | | V <sub>CC</sub> = 3 V | | -24 | mA<br>1 | | | I <sub>OL</sub> Low-level output current | V <sub>CC</sub> = 2.7 V | | 12 | A | | IOL | | V <sub>CC</sub> = 3 V | | 24 | mA | ## 7.4 Recommended Operating Conditions, SN74LVC14A<sup>(1)</sup> | | - | | | | SN74L\ | /C14A | | | | |----------------------------------------------------------------|---------------------------|--------------------------|--------------------|----------|--------|----------|--------|----------|------| | | | | T <sub>A</sub> = 2 | 25°C | -40 TC | 85°C | -40 TO | 125°C | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | \ / | Cumply voltage | Operating | 1.65 | 3.6 | 1.65 | 3.6 | 1.65 | 3.6 | V | | vcc | Supply voltage | Data retention only | 1.5 | | 1.5 | | 1.5 | | V | | $V_{I}$ | Input voltage | | 0 | 5.5 | 0 | 5.5 | 0 | 5.5 | V | | Vo | Output voltage | | 0 | $V_{CC}$ | 0 | $V_{CC}$ | 0 | $V_{CC}$ | V | | | | V <sub>CC</sub> = 1.65 V | | -4 | | -4 | | -4 | | | | High lovel output ourrent | $V_{CC} = 2.3 \text{ V}$ | | -8 | | -8 | | -8 | | | ЮН | High-level output current | $V_{CC} = 2.7 V$ | | -12 | | -12 | | -12 | mA | | I <sub>OH</sub> High-level | | $V_{CC} = 3 V$ | | -24 | | -24 | | -24 | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | 4 | | 4 | | | | Low lovel output ourrent | V <sub>CC</sub> = 2.3 V | | 8 | | 8 | | 8 | | | IOL | Low-level output current | V <sub>CC</sub> = 2.7 V | | 12 | | 12 | | 12 | mA | | V <sub>I</sub> Inp<br>V <sub>O</sub> Ou<br>I <sub>OH</sub> Hig | | V <sub>CC</sub> = 3 V | | 24 | | 24 | | 24 | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. #### 7.5 Thermal Information | | | SNx4LVC257A | | | | | | | |-----------------|----------------------------------------|-------------|-----------|-------------|---------|------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | DB (SSOP) | DGV (TVSOP) | NS (SO) | PW (TSSOP) | RGY (LCCC) | UNIT | | | | | | 14 PINS | | | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 86 | 96 | 127 | 76 | 113 | 47 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. #### 7.6 Electrical Characteristics, SN54LVC14A over operating free-air temperature range (unless otherwise noted) | | | | | SN5 | 4LVC14A | | |----------------|------------------------------------------|-----------------|-----------------|-----|----------|------| | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | -55 | TO 125°C | UNIT | | | | | | MIN | TYP MAX | ( | | Positive-going | | 2.7 V | 0.8 | | 2 | | | $V_{T+}$ | Positive-going threshold | | 3 V | 0.9 | | 2 V | | | unconcia | | 3.6 V | 1.1 | | 2 | | | | 2.7 V | 0.4 | 1. | 1 | | | $V_{T-}$ | V <sub>T-</sub> Negative-going threshold | | 3 V | 0.6 | 1. | 5 V | | | anconora | | 3.6 V | 0.8 | 1. | 7 | Submit Documentation Feedback ## **Electrical Characteristics, SN54LVC14A (continued)** over operating free-air temperature range (unless otherwise noted) | | | | | SN5 | 4LVC14A | | | |-----------------|----------------------------------------------------|---------------------------------------------------------------------------------|-----------------|-----------------------|------------------|------|------| | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | -55 | TO 125°C | | UNIT | | | | | | MIN | TYP | MAX | | | | | | 2.7 V | 0.3 | | 1.1 | | | $\Delta V_T$ | Hysteresis<br>(V <sub>T+</sub> – V <sub>T-</sub> ) | | 3 V | 0.3 | | 1.2 | V | | | (*1+ *1-/ | | 3.6 V | 0.3 | | 1.2 | | | | | I <sub>OH</sub> = -100 μA | 2.7 V to 3.6 V | V <sub>CC</sub> – 0.2 | | | | | V <sub>OH</sub> | | V | 2.7 V | 2.2 | | | V | | 0 | | V <sub>OL</sub> | I <sub>I</sub> | 2.4 | | | | | | | Icc | 3 V | 2.2 | | | | | | | I <sub>OL</sub> = 100 μA | 2.7 V to 3.6 V | | | 0.2 | | | $\Delta I_{CC}$ | | C <sub>i</sub> | 2.7 V | | | 0.4 | V | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | | | V <sub>I</sub> = 5.5 V or GND | 3.6 V | | | ±5 | μΑ | | | | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 V | | | 10 | μΑ | | | | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 2.7 V to 3.6 V | | | 500 | μΑ | | | | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 5 <sup>(1)</sup> | | pF | <sup>(1)</sup> $T_A = 25^{\circ}C$ ## 7.7 Electrical Characteristics, SN74LVC14A over operating free-air temperature range (unless otherwise noted) | | | | | | | • | SN74LVC14A | | | | | |----------------|-----------------------------------------------|--------------------|-----------------|----------------|--------|------|------------|------|-----------|------|------| | PARAMETER | | TEST<br>CONDITIONS | V <sub>CC</sub> | T <sub>A</sub> | = 25°C | | –40 TO 85 | °C | -40 TO 12 | 25°C | UNIT | | | | CONDITIONS | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | | | 1.65 V | 0.4 | | 1.3 | 0.4 | 1.3 | 0.4 | 1.3 | | | | | | 1.95 V | 0.6 | | 1.5 | 0.6 | 1.5 | 0.6 | 1.5 | | | | Positive- | | 2.3 V | 0.8 | | 1.7 | 0.8 | 1.7 | 0.8 | 1.7 | | | $V_{T+}$ | going | | 2.5 V | 0.8 | | 1.7 | 0.8 | 1.7 | 0.8 | 1.7 | V | | threshold | | 2.7 V | 0.8 | | 2 | 0.8 | 2 | 0.8 | 2 | | | | | | 3 V | 0.9 | | 2 | 0.9 | 2 | 0.9 | 2 | | | | | | 3.6 V | 1.1 | | 2 | 1.1 | 2 | 1.1 | 2 | | | | | | 1.65 V | 0.15 | | 0.85 | 0.15 | 0.85 | 0.15 | 0.85 | | | | | | | 1.95 V | 0.25 | | 0.95 | 0.25 | 0.95 | 0.25 | 0.95 | | | | Negative- | | 2.3 V | 0.4 | | 1.2 | 0.4 | 1.2 | 0.4 | 1.2 | | | $V_{T-}$ | going | | 2.5 V | 0.4 | | 1.2 | 0.4 | 1.2 | 0.4 | 1.2 | V | | | threshold | | 2.7 V | 0.4 | | 1.4 | 0.4 | 1.4 | 0.4 | 1.4 | | | | | | 3 V | 0.6 | | 1.5 | 0.6 | 1.5 | 0.6 | 1.5 | | | | | | 3.6 V | 0.8 | | 1.7 | 0.8 | 1.7 | 0.8 | 1.7 | | | | | | 1.65 V | 0.1 | | 1.15 | 0.1 | 1.15 | 0.1 | 1.15 | | | | | | 1.95 V | 0.15 | | 1.25 | 0.15 | 1.25 | 0.15 | 1.25 | | | | | | 2.3 V | 0.25 | | 1.3 | 0.25 | 1.3 | 0.25 | 1.3 | | | $\Delta V_{T}$ | $\Delta V_{T}$ Hysteresis $(V_{T+} - V_{T-})$ | | 2.5 V | 0.25 | | 1.3 | 0.25 | 1.3 | 0.25 | 1.3 | V | | | \ · + • -/ | | 2.7 V | 0.3 | | 1.1 | 0.3 | 1.1 | 0.3 | 1.1 | | | | | | 3 V | 0.3 | | 1.2 | 0.3 | 1.2 | 0.3 | 1.2 | | | | | | 3.6 V | 0.3 | | 1.2 | 0.3 | 1.2 | 0.3 | 1.2 | | ## **Electrical Characteristics, SN74LVC14A (continued)** over operating free-air temperature range (unless otherwise noted) | over operating ne | | | | | • | SN74LVC14A | | | | | |-------------------|-------------------------------------------------------------------------|--------------------|-----------------------|--------|------|-----------------------|------|-----------------------|------|------| | PARAMETER | TEST<br>CONDITIONS | V <sub>cc</sub> | T <sub>A</sub> | = 25°C | | -40 TO 85 | °C | -40 TO 12 | 25°C | UNIT | | | CONDITIONS | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | I <sub>OH</sub> = -100 μA | 1.65 V to<br>3.6 V | V <sub>CC</sub> – 0.2 | | | V <sub>CC</sub> – 0.2 | | V <sub>CC</sub> - 0.3 | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.29 | | | 1.2 | | 1.05 | | | | V <sub>OH</sub> | $I_{OH} = -8 \text{ mA}$ | 2.3 V | 1.9 | | | 1.7 | | 1.65 | | V | | | 1. 12 m A | 2.7 V | 2.2 | | | 2.2 | | 2.05 | | | | | $I_{OH} = -12 \text{ mA}$ | 3 V | 2.4 | | | 2.4 | | 2.25 | | | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.3 | | | 2.2 | | 2 | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to<br>3.6 V | | | 0.1 | | 0.2 | | 0.3 | | | V <sub>OL</sub> | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.24 | | 0.45 | | 0.6 | | | | I <sub>OL</sub> = 8 mA | 2.3 V | | | 0.3 | | 0.7 | | 0.75 | V | | | I <sub>OL</sub> = 12 mA | 2.7 V | | | 0.4 | | 0.4 | | 0.6 | | | | $I_{OL}$ = 24 mA | 3 V | | | 0.55 | | 0.55 | | 8.0 | | | I <sub>I</sub> | $V_I = 5.5 \text{ V or}$ GND | 3.6 V | | | ±1 | | ±5 | | ±20 | μΑ | | Icc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 V | | | 1 | | 10 | | 40 | μΑ | | Δl <sub>CC</sub> | One input at $V_{CC} = 0.6 \text{ V}$ , Other inputs at $V_{CC}$ or GND | 2.7 V to<br>3.6 V | | | 500 | | 500 | | 5000 | μA | | C <sub>i</sub> | $V_I = V_{CC}$ or GND | 3.3 V | | 5 | | | | | | pF | #### 7.8 Switching Characteristics, SN54LVC14A over operating free-air temperature range (unless otherwise noted) (see Figure 2) | | | | | SN54LV | C14A | | |-----------------|-----------------|----------------|-----------------------------------|----------|-------|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> | -55 TO 1 | 125°C | UNIT | | | (iiii 31) | (6511 51) | | MIN | MAX | | | | Δ | V | 2.7 V | | 7.5 | | | <sup>L</sup> pd | A | Ť | $3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 6.4 | ns | #### 7.9 Switching Characteristics, SN74LVC14A over operating free-air temperature range (unless otherwise noted) (see Figure 2) | | | | | | | SN | 74LVC14 | IA | | | | |--------------------|-----------------|----------------|-----------------|-----|----------|------|---------|------|--------|-------|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> | T, | λ = 25°C | | –40 TO | 85°C | -40 TO | 125°C | UNIT | | | ( 51) | (331131) | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | | | 1.8 V ± 0.15 V | 1 | 5 | 10.5 | 1 | 11 | 1 | 13 | | | | Α | _ | 2.5 V ± 0.2 V | 1 | 3.4 | 7.3 | 1 | 7.8 | 1 | 10 | 20 | | t <sub>pd</sub> | A | ř | 2.7 V | 1 | 3.6 | 7.3 | 1 | 7.5 | 1 | 9.5 | ns | | | | | 3.3 V ± 0.3 V | 1 | 3.2 | 6.2 | 1 | 6.4 | 1 | 8 | | | t <sub>sk(o)</sub> | | | 3.3 V ± 0.3 V | | | 1 | | 1 | | 1.5 | ns | Submit Documentation Feedback ## 7.10 Operating Characteristics $T_A = 25^{\circ}C$ | | PARAMETER | TEST | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | UNIT | |----------|-------------------------------|------------|-------------------------|-------------------------|-------------------------|------| | | FARAINETER | CONDITIONS | TYP | TYP | TYP | ONIT | | $C_{pd}$ | Power dissipation capacitance | f = 10 MHz | 11 | 12 | 15 | pF | ## 7.11 Typical Characteristics Figure 1. Power Dissipation Capacitance vs. Power Supply Voltage #### 8 Parameter Measurement Information | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | ., | IN | PUTS | ., | | | _ | ., | |-----------------|-----------------|--------------------------------|--------------------|---------------------|-------|----------------|------------| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | R <sub>L</sub> | <b>V</b> D | | 1.8 V ± 0.15 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | 1 kW | 0.15 V | | 2.5 V ± 0.2 V | Vcc | ≤2 ns | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | 500 W | 0.15 V | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 W | 0.3 V | | 3.3 V ± 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 W | 0.3 V | - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR≤ 10 MHz, Z<sub>0</sub> = 50 W. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 2. Load Circuit and Voltage Waveforms Submit Documentation Feedback ## 9 Detailed Description #### 9.1 Overview The SN54LVC14A hex Schmitt-trigger inverter is designed for 2.7-V to 3.6-V $V_{CC}$ operation, and the SN74LVC14A hex Schmitt-trigger inverter is designed for 1.65-V to 3.6-V $V_{CC}$ operation. The devices contain six independent inverters and perform the Boolean function $Y = \overline{A}$ . Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V or 5-V system environment. #### 9.2 Functional Block Diagram Figure 3. Logic Diagram, Each Inverter (Positive Logic) #### 9.3 Feature Description The SN54LVC14A hex Schmitt-trigger inverter is designed for 2.7-V to 3.6-V $V_{CC}$ operation, and the SN74LVC14A hex Schmitt-trigger inverter is designed for 1.65-V to 3.6-V $V_{CC}$ operation. The devices contain six independent inverters and perform the Boolean function $Y = \overline{A}$ . Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V or 5-V system environment. #### 9.4 Device Functional Modes Table 1 lists the functional modes for the SN54LVC14A and SN74LVC14A devices. **Table 1. Function Table (Each Inverter)** | INPUT<br>A | OUTPUT<br>Y | |------------|-------------| | Н | L | | L | Н | ## 10 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 10.1 Application Information Physically interactive interface elements like push buttons or rotary knobs offer simple and easy ways to interact with an electronic system. Many of these physical interface elements often have issues with bouncing, or where the physical conductive contact can connect and disconnect multiple times during a button push or release. This bouncing can cause one or more faulty transient signals to be passed during this transitional period. These faulty signals can be observed in many common applications: for example, a television remote with bouncing error can adjust the TV channel multiple times despite the button being pushed only once. In order to mitigate these faulty signals, we can use a Schmitt-trigger, or a device with hysteresis, to remove these faulty signals. Hysteresis allows a device to "remember" its history, and in this case, the LVC14A uses this memory to debounce the physical element's signal, or filter the faulty transient signals and pass only the valid signal each time the element is used. In this example, we show a push button signal passed through an LVC14A that is debounced and inverted to the MCU for push detection. ### 10.2 Typical Application The signal effects of the debounce circuit can be seen when comparing Figure 5 and Figure 6. In Figure 5, the input is a very poor quality signal due to the error in the physical push button. If the MCU attempts to sample this input to detect a push, there is high probability that multiple push events will be falsely detected. Once the debounce circuit has been implemented, the input is cleaned up, and the MCU can perform push detection without any error, as seen in Figure 6. Figure 4. Debouncer Application Diagram #### 10.2.1 Design Requirements The SN74LVC14A device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The SN74LVC14A allows for performing logical Boolean functions with hysteresis using digital signals. All input signals should remain as close as possible to either 0 V or $V_{CC}$ for optimal operation. Submit Documentation Feedback ## **Typical Application (continued)** #### 10.2.2 Detailed Design Procedure - 1. Recommended input conditions: - For rise time and fall time specifications, see $\Delta t/\Delta v$ in the table. - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the table. - Inputs and outputs are overvoltage tolerant and can therefore go as high as 3.6 V at any valid V<sub>CC</sub>. - 2. Recommended output conditions: - Load currents should not exceed ±50 mA. - 3. Frequency selection criterion: - Added trace resistance and capacitance can reduce maximum frequency capability; follow the layout practices listed in the section. ## 10.2.3 Application Curves ## 11 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating listed in the table. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F bypass capacitor is recommended. If multiple pins are labeled $V_{CC}$ , then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each $V_{CC}$ because the $V_{CC}$ pins are tied together internally. For devices with dual supply pins operating at different voltages, for example $V_{CC}$ and $V_{DD}$ , a 0.1- $\mu$ F bypass capacitor is recommended for each supply pin. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ### 12 Layout #### 12.1 Layout Guidelines When using multiple-bit logic devices, inputs must never float. In many cases, functions (or parts of functions) of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or when only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected, because the undefined voltages at the outside connections result in undefined operational states. Figure 7 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or $V_{CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. If the transceiver has an output enable pin, it disables the output section of the part when asserted, which does not disable the input section of the I/Os. Therefore, the I/Os cannot float when disabled. #### 12.2 Layout Examples Figure 7. Layout Diagrams Submit Documentation Feedback ## 13 Device and Documentation Support #### 13.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 2. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |------------|-----------------------|--------------|---------------------|---------------------|---------------------| | SN54LVC14A | Click here | Click here | Click here | Click here | Click here | | SN74LVC14A | SN74LVC14A Click here | | Click here | Click here | Click here | #### 13.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 13.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 13.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 13.5 Glossary SLYZ022 — TI Glossarv. This glossary lists and explains terms, acronyms, and definitions. ## 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. Copyright © 1993-2015, Texas Instruments Incorporated 24-Aug-2018 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------|--------------------|--------------|------------------------------------------|---------| | 5962-9761501Q2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 5962-<br>9761501Q2A<br>SNJ54LVC<br>14AFK | Samples | | 5962-9761501QCA | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-9761501QC<br>A<br>SNJ54LVC14AJ | Samples | | 5962-9761501QDA | ACTIVE | CFP | W | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-9761501QD<br>A<br>SNJ54LVC14AW | Samples | | 5962-9761501V2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 5962-<br>9761501V2A<br>SNV54LVC<br>14AFK | Samples | | 5962-9761501VCA | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-9761501VC<br>A<br>SNV54LVC14AJ | Samples | | 5962-9761501VDA | ACTIVE | CFP | W | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-9761501VD<br>A<br>SNV54LVC14AW | Samples | | SN74LVC14AD | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC14A | Samples | | SN74LVC14ADBR | ACTIVE | SSOP | DB | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC14A | Samples | | SN74LVC14ADBRE4 | ACTIVE | SSOP | DB | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC14A | Samples | | SN74LVC14ADE4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC14A | Samples | | SN74LVC14ADG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC14A | Samples | | SN74LVC14ADGVR | ACTIVE | TVSOP | DGV | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC14A | Samples | | SN74LVC14ADR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -40 to 125 | LVC14A | Samples | www.ti.com 24-Aug-2018 | Orderable Device | Status | Package Type | U | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|-------------------|---------------------|--------------|------------------------------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | SN74LVC14ADRE4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC14A | Samples | | SN74LVC14ADRG3 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | LVC14A | Samples | | SN74LVC14ADRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC14A | Samples | | SN74LVC14ADT | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC14A | Samples | | SN74LVC14ANSR | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC14A | Samples | | SN74LVC14APW | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC14A | Samples | | SN74LVC14APWG4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC14A | Samples | | SN74LVC14APWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -40 to 125 | LC14A | Samples | | SN74LVC14APWRE4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC14A | Samples | | SN74LVC14APWRG3 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | LC14A | Samples | | SN74LVC14APWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC14A | Samples | | SN74LVC14APWT | ACTIVE | TSSOP | PW | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC14A | Samples | | SN74LVC14APWTG4 | ACTIVE | TSSOP | PW | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC14A | Samples | | SN74LVC14ARGYR | ACTIVE | VQFN | RGY | 14 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC14A | Samples | | SN74LVC14ARGYRG4 | ACTIVE | VQFN | RGY | 14 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC14A | Samples | | SNJ54LVC14AFK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 5962-<br>9761501Q2A<br>SNJ54LVC<br>14AFK | Samples | | SNJ54LVC14AJ | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-9761501QC<br>A<br>SNJ54LVC14AJ | Samples | ## PACKAGE OPTION ADDENDUM 24-Aug-2018 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------|------------------|--------------------|--------------|-------------------------------------|---------| | SNJ54LVC14AW | ACTIVE | CFP | W | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-9761501QD<br>A<br>SNJ54LVC14AW | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54LVC14A, SN54LVC14A-SP, SN74LVC14A: www.ti.com 24-Aug-2018 Catalog: SN74LVC14A, SN54LVC14A • Automotive: SN74LVC14A-Q1, SN74LVC14A-Q1 • Enhanced Product: SN74LVC14A-EP, SN74LVC14A-EP Military: SN54LVC14A Space: SN54LVC14A-SP NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects • Enhanced Product - Supports Defense, Aerospace and Medical Applications • Military - QML certified for Military and Defense Applications • Space - Radiation tolerant, ceramic packaging and qualified for use in Space-based application PACKAGE MATERIALS INFORMATION www.ti.com 14-Mar-2016 ## TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity A0 | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC14ADBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.2 | 6.6 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LVC14ADGVR | TVSOP | DGV | 14 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC14ADR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC14ADR | SOIC | D | 14 | 2500 | 330.0 | 16.8 | 6.5 | 9.5 | 2.3 | 8.0 | 16.0 | Q1 | | SN74LVC14ADR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC14ADRG3 | SOIC | D | 14 | 2500 | 330.0 | 16.8 | 6.5 | 9.5 | 2.3 | 8.0 | 16.0 | Q1 | | SN74LVC14ADRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC14ADRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC14ADT | SOIC | D | 14 | 250 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC14ANSR | SO | NS | 14 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LVC14APWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC14APWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC14APWRG3 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC14APWRG4 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC14APWT | TSSOP | PW | 14 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC14ARGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 14-Mar-2016 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC14ADBR | SSOP | DB | 14 | 2000 | 367.0 | 367.0 | 38.0 | | SN74LVC14ADGVR | TVSOP | DGV | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74LVC14ADR | SOIC | D | 14 | 2500 | 333.2 | 345.9 | 28.6 | | SN74LVC14ADR | SOIC | D | 14 | 2500 | 364.0 | 364.0 | 27.0 | | SN74LVC14ADR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | SN74LVC14ADRG3 | SOIC | D | 14 | 2500 | 364.0 | 364.0 | 27.0 | | SN74LVC14ADRG4 | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | SN74LVC14ADRG4 | SOIC | D | 14 | 2500 | 333.2 | 345.9 | 28.6 | | SN74LVC14ADT | SOIC | D | 14 | 250 | 367.0 | 367.0 | 38.0 | | SN74LVC14ANSR | SO | NS | 14 | 2000 | 367.0 | 367.0 | 38.0 | | SN74LVC14APWR | TSSOP | PW | 14 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LVC14APWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74LVC14APWRG3 | TSSOP | PW | 14 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LVC14APWRG4 | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74LVC14APWT | TSSOP | PW | 14 | 250 | 367.0 | 367.0 | 35.0 | | SN74LVC14ARGYR | VQFN | RGY | 14 | 3000 | 367.0 | 367.0 | 35.0 | CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 # W (R-GDFP-F14) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F14 ## DGV (R-PDSO-G\*\*) #### 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 # FK (S-CQCC-N\*\*) ## LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. # RGY (S-PVQFN-N14) ## PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-2/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (S-PVQFN-N14) # PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.