TLV757P SBVS322A – OCTOBER 2017 – REVISED DECEMBER 2017 # TLV757P 1-A, Low IQ, Small Size, Low Dropout Regulator #### 1 Features - Input Voltage Range: 1.45 V to 5.5 V - · Available in Fixed-Output Voltages: - 0.6 V to 5 V (50-mV Steps) - Low I<sub>Q</sub>: 25 μA (Typical) - Low Dropout: - 425 mV (Maximum) at 1 A (3.3 V<sub>OUT</sub>) - Output Accuracy: 1% (Maximum) - Built-In Soft-Start With Monotonic V<sub>OUT</sub> Rise - Foldback Current Limit - Active Output Discharge - High PSRR: 45 dB at 100 kHz - Stable With a 1-µF Ceramic Output Capacitor - Packages: - SOT-23-5 (Preview) - 2 mm x 2 mm (WSON-6) ## 2 Applications - · Set Top Boxes, TV, and Gaming Consoles - Portable and Battery-Powered Equipment - Desktop, Notebooks, and Ultrabooks - Tablets and Remote Controls - White Goods and Appliances - Grid Infrastructure and Protection Relays - Camera Modules and Image Sensors #### **Typical Application** ## 3 Description The TLV757P low-dropout regulator (LDO) is an ultrasmall, low quiescent current LDO that sources 1 A with good line and load transient performance. The TLV757P is optimized for wide variety of applications by supporting an input voltage range from 1.45 V to 5.5 V. To minimize cost and solution size, the device is offered in fixed output voltages ranging from 0.6 V to 5 V to support the lower core voltages of modern MCUs. Additionally, the TLV757P has a low IQ with enable functionality to minimize standby power. This device features an internal soft-start to lower the inrush current which provides a controlled voltage to the load and minimizes the input voltage drop during start up. When shutdown, the device actively pulls down the output to quickly discharge the outputs and ensure a known start-up state. The TLV757P is stable with small ceramic output capacitors allowing for a small overall solution size. A precision band-gap and error amplifier provides a typical accuracy of 1%. All device versions have integrated thermal shutdown, current limit, and undervoltage lockout (UVLO). The TLV757P has an internal foldback current limit that helps to reduce the thermal dissipation during short circuit events. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-------------------------|-------------------| | | SON (6) | 2.00 mm × 2.00 mm | | TLV757P | SOT-23 (5)<br>(Preview) | 2.90 mm × 1.60 mm | For all available packages, see the orderable addendum at the end of the data sheet. #### **Startup Waveform** ## **Table of Contents** | 1 | Features 1 | 7.4 Device Functional Modes 1 | |---|--------------------------------------|--------------------------------------------------------| | 2 | Applications 1 | 8 Application and Implementation 1 | | 3 | Description 1 | 8.1 Application Information 1 | | 4 | Revision History2 | 8.2 Typical Application1 | | 5 | Pin Configuration and Functions | 9 Power Supply Recommendations 2 | | 6 | Specifications4 | 10 Layout2 | | • | 6.1 Absolute Maximum Ratings | 10.1 Layout Guidelines2 | | | 6.2 ESD Ratings | 10.2 Layout Examples2 | | | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support 22 | | | 6.4 Thermal Information | 11.1 Device Support2 | | | 6.5 Electrical Characteristics5 | 11.2 Receiving Notification of Documentation Updates 2 | | | 6.6 Typical Characteristics | 11.3 Community Resources2 | | 7 | Detailed Description 12 | 11.4 Trademarks2 | | | 7.1 Overview | 11.5 Electrostatic Discharge Caution2 | | | 7.2 Functional Block Diagram 12 | 11.6 Glossary2 | | | 7.3 Feature Description | 12 Mechanical, Packaging, and Orderable Information2 | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## Changes from Original (October 2017) to Revision A Page ## 5 Pin Configuration and Functions NC- no internal connection #### DRV Package 6-Pin SON With Exposed Thermal Pad Top View #### **Pin Functions** | PIN | | | 1/0 | DECODIDATION | |-------------|-----|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | DBV | DRV | 1/0 | DESCRIPTION | | EN | 3 | 4 | 1 | Enable pin. Drive EN greater than $V_{\text{HI}}$ to turn on the regulator. Drive EN less than $V_{\text{LO}}$ to place the LDO into shutdown mode. | | GND | 2 | 3 | _ | Ground pin | | IN | 1 | 6 | I | Input pin. A capacitor with a value of 1 $\mu$ F or larger is required from this pin to ground <sup>(1)</sup> . See the <i>Input and Output Capacitor Selection</i> section for more information. | | NC | 4 | 2, 5 | _ | No internal connection | | OUT | 5 | 1 | 0 | Regulated output voltage pin. A capacitor with a value of 1 $\mu$ F or larger is required from this pin to ground (1). See the <i>Input and Output Capacitor Selection</i> section for more information. | | Thermal pad | _ | Pad | _ | Connect the thermal pad to a large-area ground plane. The thermal pad is internally connected to GND. | <sup>(1)</sup> The nominal input and output capacitance must be greater than 0.47 $\mu$ F; throughout this document the nominal derating on these capacitors is 50%. Take care to ensure that the effective capacitance at the pin is greater than 0.47 $\mu$ F. ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | MIN | MAX | UNIT | |------------------------------------------------------|------|----------------------|------| | Supply voltage, V <sub>IN</sub> | -0.3 | 6 | V | | Enable voltage, V <sub>EN</sub> | -0.3 | 6 | V | | Output voltage, V <sub>OUT</sub> | -0.3 | $V_{IN} + 0.3^{(2)}$ | V | | Operating junction temperature range, T <sub>J</sub> | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) The absolute maximum rating is $V_{IN}$ + 0.3 V or 6 V, whichever is smaller ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±1000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|-------------------------|------|---------|------| | $V_{IN}$ | Input voltage | 1.45 | 5.5 | V | | V <sub>OUT</sub> | Output voltage | 0.6 | 5 | V | | V <sub>EN</sub> | Enable voltage | 0 | 5.5 | V | | I <sub>OUT</sub> | Output current | 0 | 1 | Α | | C <sub>IN</sub> | Input capacitor | 1 | | μF | | C <sub>OUT</sub> | Output capacitor | 1 | 200 | μF | | f <sub>EN</sub> | Enable toggle frequency | | 10 | kHz | | $T_{J}$ | Junction temperature | -40 | 125 | °C | #### 6.4 Thermal Information | | | TLV | TLV757 | | | |-----------------------|----------------------------------------------|--------------|-----------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DBV (SOT-23) | DRV (SON) | UNIT | | | | | 5 PINS | 6 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 231.1 | 100.2 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 118.4 | 108.5 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 64.4 | 64.3 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 28.4 | 10.4 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 63.8 | 64.8 | °C/W | | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | 34.7 | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. ## 6.5 Electrical Characteristics over operating free-air temperature range ( $T_J = -40^{\circ}\text{C}$ to +125°C), $V_{IN} = V_{OUT} + 0.5 \text{ V}$ or 1.45 V (whichever is greater), $I_{OUT} = 1 \text{ mA}$ , $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1 \mu\text{F}$ (unless otherwise noted); all typical values are at $T_J = 25^{\circ}\text{C}$ . | F | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------|-------|------|------------------| | V <sub>IN</sub> | Input voltage | | 1.45 | | 5.5 | V | | | / <sub>OUT</sub> | Output voltage | | | 0.6 | | 5 | V | | | | -40°C ≤ T <sub>J</sub> ≤ 85°C, V <sub>OUT</sub> ≥ 1 V | | -1% | | 1% | | | | Output accuracy | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 85^{\circ}\text{C}, 0.6 \text{ V} \le \text{V}_{\text{OUT}} < 1 \text{ V}$ | | -10 | | 10 | mV | | | | V <sub>OUT</sub> ≥ 1 V | | -1.5% | | 1.5% | | | | | 0.6 V ≤ V <sub>OUT</sub> < 1 V | | -15 | | 15 | mV | | $\Delta_{ m VOUT}$ | Line regulation | $V_{OUT} + 0.5 V^{(1)} \le V_{IN} \le 5.5 V$ | | | 2 | | mV | | ΔV <sub>OUT</sub> /ΔI <sub>OU</sub> | Land as add Can | 0.1 mA ≤ I <sub>OUT</sub> ≤ 1 A, V <sub>IN</sub> ≥ 2.4 | DRV package | | 0.044 | | ١//٨ | | | Load regulation | V | DBV package | | 0.060 | | V/A | | | | T <sub>J</sub> = 25°C | | | 25 | 31 | | | GND | Ground current | -40°C ≤ T <sub>J</sub> ≤ +85°C | | | | 33 | μΑ | | | | -40°C ≤ T <sub>J</sub> ≤ +125°C | | | | 40 | | | SHDN | Shutdown current | $V_{EN} \le 0.4 \text{ V}, 1.45 \text{ V} \le V_{IN} \le 5.5 \text{ V}$<br>-40°C \(\text{C}\) \(\text{T}_{J} \) \(\text{S} + 125°C | V, | | 0.1 | 1 | μΑ | | | | | $V_{OUT} = V_{OUT} - 0.2 \text{ V},$<br>$V_{OUT} \le 1.5 \text{ V}$ | | | | | | CL | Output current limit | $V_{IN} = V_{OUT} + V_{DO(MAX)} + 0.25 V$ | $V_{OUT} = 0.9 \times V_{OUT}, 1.5$<br>V < $V_{OUT} \le 4.5 \text{ V}$ | 1.2 | 1.55 | 1.78 | Α | | sc | Short circuit current limit | $V_{OUT} = 0 \text{ V}, V_{IN} = V_{OUT} + V_{DO(M)}$ | <sub>AX)</sub> + 0.25 V | | 755 | | mA | | | | | $0.6 \text{ V} \le \text{V}_{\text{OUT}} < 0.8 \text{ V}$ | | 1350 | 1400 | mV | | | | l <sub>OUT</sub> = 1 A, | 0.8 V ≤ V <sub>OUT</sub> < 1 V | | 1200 | 1300 | mV | | | | | 1 V ≤ V <sub>OUT</sub> < 1.2 V | | 1100 | 1150 | mV | | | | | $1.2 \text{ V} \le \text{V}_{\text{OUT}} < 1.5 \text{ V}$ | | 1000 | 1050 | mV | | | | -40°C ≤ T <sub>J</sub> ≤ +85°C | $1.5 \text{ V} \le \text{V}_{\text{OUT}} < 1.8 \text{ V}$ | | 700 | 800 | mV | | | | | $1.8 \text{ V} \le \text{V}_{\text{OUT}} < 2.5 \text{ V}$ | | 650 | 750 | mV | | | | | $2.5 \text{ V} \le \text{V}_{\text{OUT}} < 3.3 \text{ V}$ | | 500 | 600 | mV | | , | Dropout voltage | | $3.3 \text{ V} \le \text{V}_{\text{OUT}} < 5.0 \text{ V}$ | | 300 | 425 | mV | | <sup>'</sup> DO | | | $0.6 \text{ V} \le \text{V}_{\text{OUT}} < 0.8 \text{ V}$ | | | 1450 | mV | | | | | 0.8 V ≤ V <sub>OUT</sub> < 1 V | | | 1350 | mV | | | | | 1 V ≤ V <sub>OUT</sub> < 1.2 V | | | 1200 | mV | | | | I <sub>OUT</sub> = 1 A, | 1.2 V ≤ V <sub>OUT</sub> < 1.5 V | | | 1100 | mV | | | | -40°C ≤ T <sub>J</sub> ≤ +125°C | 1.5 V ≤ V <sub>OUT</sub> < 1.8 V | | | 850 | mV | | | | | 1.8 V ≤ V <sub>OUT</sub> < 2.5 V | | | 800 | mV | | | | | 2.5 V ≤ V <sub>OUT</sub> < 3.3 V | | | 650 | mV | | | | | 3.3 V ≤ V <sub>OUT</sub> < 5.0 V | | | 475 | mV | | | | f = 1 kHz, V <sub>IN</sub> = V <sub>OUT</sub> + 1 V, I <sub>OUT</sub> | = 50 mA | | 52 | | | | SRR | Power supply rejection | f = 100 kHz, , V <sub>IN</sub> = V <sub>OUT</sub> + 1 V, I <sub>OUT</sub> = 50 mA | | | 46 | | dB | | | ratio | f = 1 MHz, , V <sub>IN</sub> = V <sub>OUT</sub> + 1 V, I <sub>OUT</sub> = 50 mA | | | 52 | | | | 'n | Output noise voltage | BW = 10 Hz to 100 kHz, $V_{OUT} = 1.2 \text{ V}$ , $I_{OUT} = 1 \text{ A}$ | | | 71.5 | | μV <sub>RM</sub> | | uvlo | Undervoltage lockout | V <sub>IN</sub> rising | | 1.21 | 1.3 | 1.44 | V | | / <sub>UVLO, HYST</sub> | Undervoltage lockout hysteresis | V <sub>IN</sub> falling | | | 40 | | mV | | STR | Startup time | | | | 550 | | μs | | J <sub>HI</sub> | EN pin high voltage (enabled) | | | 1 | | | V | | | , , | 1 | | | | | | (1) $V_{IN} = 1.45V$ for $V_{OUT} < 0.9 V$ ## **Electrical Characteristics (continued)** over operating free-air temperature range ( $T_J = -40^{\circ}C$ to +125°C), $V_{IN} = V_{OUT} + 0.5$ V or 1.45 V (whichever is greater), $I_{OUT} = 1$ mA, $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1$ $\mu$ F (unless otherwise noted); all typical values are at $T_J = 25^{\circ}C$ . | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------|------------------------------------------|-----|-----|-----|------| | $V_{LO}$ | EN pin low voltage (enabled) | | | | 0.3 | V | | I <sub>EN</sub> | Enable pin current | V <sub>IN</sub> = 5.5 V, EN = 5.5 V | | 10 | | nA | | R <sub>PULLDOWN</sub> | Pulldown resistance | V <sub>IN</sub> = 3.3 V (P version only) | | 95 | | Ω | | _ | The man of a broad accord | Shutdown, temperature increasing | | 165 | | °C | | T <sub>SD</sub> | Thermal shutdown | Reset, temperature decreasing | | 155 | | °C | ## 6.6 Typical Characteristics at operating temperature $T_J = 25^{\circ}C$ , $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V}$ or 1.45 V (whichever is greater), $I_{OUT} = 1 \text{ mA}$ , $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1 \mu F$ (unless otherwise noted) ## **Typical Characteristics (continued)** at operating temperature $T_J = 25$ °C, $V_{IN} = V_{OUT(NOM)} + 0.5$ V or 1.45 V (whichever is greater), $I_{OUT} = 1$ mA, $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1$ $\mu$ F (unless otherwise noted) Submit Documentation Feedback Copyright © 2017, Texas Instruments Incorporated ## **Typical Characteristics (continued)** at operating temperature $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.5 V or 1.45 V (whichever is greater), $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , and $C_{IN}$ = $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** at operating temperature $T_J = 25$ °C, $V_{IN} = V_{OUT(NOM)} + 0.5$ V or 1.45 V (whichever is greater), $I_{OUT} = 1$ mA, $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1$ µF (unless otherwise noted) Submit Documentation Feedback Copyright © 2017, Texas Instruments Incorporated ## **Typical Characteristics (continued)** at operating temperature $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.5 V or 1.45 V (whichever is greater), $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , and $C_{IN}$ = $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) ## 7 Detailed Description #### 7.1 Overview The TLV757P belongs to a family of next-generation, low-dropout regulators (LDOs). This device consumes low quiescent current and delivers excellent line and load transient performance. The TLV757P is optimized for wide variety of applications by supporting an input voltage range from 1.4 V to 5.5 V. To minimize cost and solution size, the device is offered in fixed output voltages ranging from 0.6 V to 5 V to support the lower core voltages of modern microcontrollers (MCUs). This regulator offers foldback current limit, shutdown, and thermal protection. The operating junction temperature is -40°C to +125°C. #### 7.2 Functional Block Diagram (1) $R_2 = 550 \text{ k}\Omega$ , $R_1 = \text{adjustable}$ . #### 7.3 Feature Description #### 7.3.1 Undervoltage Lockout (UVLO) An undervoltage lockout (UVLO) circuit disables the output until the input voltage is greater than the rising UVLO voltage ( $V_{UVLO}$ ). This circuit ensures that the device does not exhibit any unpredictable behavior when the supply voltage is lower than the operational range of the internal circuitry. When $V_{IN}$ is less than $V_{UVLO}$ , the output is connected to ground with a 120- $\Omega$ pulldown resistor. #### 7.3.2 Enable (EN) The enable pin (EN) is active high. Enable the device by forcing the EN pin to exceed $V_{HI}$ . Turn off the device by forcing the EN pin below $V_{LO}$ . If shutdown capability is not required, connect EN to IN. The device has an internal pull-down that connects a $120-\Omega$ resistor to ground when the device is disabled. The discharge time after disabling depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_L$ ) in parallel with the $120-\Omega$ pulldown resistor. Equation 1 calculates the time constant $\tau$ : $$\tau = \frac{120 \cdot R_L}{120 + R_L} \cdot C_{OUT} \tag{1}$$ #### **Feature Description (continued)** The EN pin is independent of the input pin, but if the EN pin is driven to a higher voltage than $V_{IN}$ , the current into the EN pin increases. This effect is illustrated in Figure 24. When the EN voltage is higher than the input voltage there is an increased current flow into the EN pin. If this increased flow causes problems in the application, sequence the EN pin after $V_{IN}$ is high, or to tie EN to $V_{IN}$ to prevent this flow increase from happening. If EN is driven to a higher voltage than $V_{IN}$ , limit the frequency on EN to below 10 kHz. #### 7.3.3 Internal Foldback Current Limit The TLV757P has an internal current limit that protects the regulator during fault conditions. The current limit is a hybrid scheme with brick wall until the output voltage is less than $0.4 \times V_{OUT(NOM)}$ . When the voltage drops below $0.4 \times V_{OUT(NOM)}$ , a foldback current limit is implemented which scales back the current as the output voltage approaches GND. When the output shorts, the LDO supplies a typical current of $I_{SC}$ . The output voltage is not regulated when the device is in current limit. In this condition, the output voltage is the product of the regulated current and the load resistance. When the device output is shorts, the PMOS pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{SC}]$ until thermal shutdown is triggered and the device turns off. After the device cools down, the internal shutdown circuit turns the device back on. If the fault condition continues, the device cycles between current limit and thermal shutdown. The foldback current-limit circuit limits the current that is allowed through the device to current levels lower than the minimum current limit at nominal $V_{OUT}$ current limit ( $I_{CL}$ ) during start up. See Figure 27 for typical current limit values. If the output is loaded by a constant-current load during start up, or if the output voltage is negative when the device is enabled, then the load current demanded by the load may exceed the foldback current limit and the device may not rise to the full output voltage. For constant-current loads, disable the output load until the output has risen to the nominal voltage. Excess inductance can cause the current limit to oscillate. Minimize the inductance to keep the current limit from oscillating during a fault condition. #### 7.3.4 Thermal Shutdown Thermal shutdown protection disables the output when the junction temperature rises to approximately 165°C. Disabling the device eliminates the power dissipated by the device, allowing the device to cool. When the junction temperature cools to approximately 155°C, the output circuitry is enabled again. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits regulator dissipation which protects the circuit from damage as a result of overheating. Activating the thermal shutdown feature usually indicates excessive power dissipation as a result of the product of the $(V_{\text{IN}} - V_{\text{OUT}})$ voltage and the load current. For reliable operation, limit junction temperature to a maximum of 125°C. To estimate the margin of safety in a complete design, increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. The internal protection circuitry protects against overload conditions but is not intended to be activated in normal operation. Continuously running the device into thermal shutdown degrades device reliability. #### 7.4 Device Functional Modes Table 1 lists a comparison between the normal, dropout, and disabled modes of operation. **Table 1. Device Functional Modes Comparison** | ODEDATING MODE | PARAMETER | | | | | | |-------------------------|-----------------------------------------------------------|-----------------------------------|------------------------------------|----------------------------------|--|--| | OPERATING MODE | V <sub>IN</sub> | EN | I <sub>OUT</sub> | TJ | | | | Normal <sup>(1)</sup> | $V_{IN} > V_{OUT(NOM)} + V_{DO}$ | $V_{EN} > V_{HI}$ | I <sub>OUT</sub> < I <sub>CL</sub> | $T_{J} < T_{SD}$ | | | | Dropout <sup>(1)</sup> | V <sub>IN</sub> < V <sub>OUT(NOM)</sub> + V <sub>DO</sub> | V <sub>EN</sub> > V <sub>HI</sub> | _ | T <sub>J</sub> < T <sub>SD</sub> | | | | Disabled <sup>(2)</sup> | V <sub>IN</sub> < V <sub>UVLO</sub> | V <sub>EN</sub> < V <sub>LO</sub> | _ | $T_J > T_{SD}$ | | | <sup>(1)</sup> All table conditions must be met. #### 7.4.1 Normal Operation The device regulates to the nominal output voltage when all of the following conditions are met. - The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(NOM)</sub> + V<sub>DO</sub>) - The enable voltage has previously exceeded the enable rising threshold voltage and has not decreased below the enable falling threshold - The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>) - The device junction temperature is less than the thermal shutdown temperature $(T_J < T_{SD})$ #### 7.4.2 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device degrades because the pass device is in a triode state and no longer controls the output voltage of the LDO. Line or load transients in dropout can result in large output-voltage deviations. When the device is in a steady dropout state (defined as when the device is in dropout, $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , right after being in a normal regulation state, but not during startup), the pass-FET is driven as hard as possible when the control loop is out of balance. During the normal time required for the device to regain regulation, $V_{IN} \ge V_{OUT(NOM)} + V_{DO}$ , $V_{OUT(NOM)}$ can overshoot $V_{OUT(NOM)}$ during fast transients. #### 7.4.3 Disabled The output is shut down by forcing the enable pin below $V_{LO}$ . When disabled, the pass device is turned off, internal circuits are shut down, and the output voltage is actively discharged to ground by an internal switch from the output to ground. The active pulldown is on when sufficient input voltage is provided. <sup>(2)</sup> The device is disabled when any condition is met. ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information #### 8.1.1 Input and Output Capacitor Selection The TLV757P requires an output capacitance of $0.47~\mu F$ or larger for stability. Use X5R- and X7R-type ceramic capacitors because these capacitors have minimal variation in capacitance value and equivalent series resistance (ESR) over temperature. When selecting a capacitor for a specific application, consider the DC bias characteristics for the capacitor. Higher output voltages cause a significant derating of the capacitor. As a general rule, ceramic capacitors must be derated by 50%. For best performance, TI recommends a maximum output capacitance value of 200 $\mu F$ . Place a 1 $\mu$ F or greater capacitor on the input pin of the LDO. Some input supplies have a high impedance. Placing a capacitor on the input supply reduces the input impedance. The input capacitor counteracts reactive input sources and improves transient response and PSRR. If the input supply has a high impedance over a large range of frequencies, several input capacitors are used in parallel to lower the impedance over frequency. Use a higher-value capacitor if large, fast, rise-time load transients are expected, or if the device is located several inches from the input power source. #### 8.1.2 Dropout Voltage The TLV757P uses a PMOS pass transistor to achieve low dropout. When $(V_{IN} - V_{OUT})$ is less than the dropout voltage $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the $R_{DS(ON)}$ of the PMOS pass element. $V_{DO}$ scales linearly with the output current because the PMOS device functions like a resistor in dropout mode. As with any linear regulator, PSRR and transient response degrade as $(V_{IN} - V_{OLIT})$ approaches dropout operation. See Figure 14 and Figure 15 for typical dropout values. ## 8.1.3 Exiting Dropout Some applications have transients that place the LDO into dropout, such as slower ramps on $V_{\text{IN}}$ during start-up. As with other LDOs, the output may overshoot on recovery from these conditions. A ramping input supply causes an LDO to overshoot on start-up when the slew rate and voltage levels are in the correct range; see Figure 28. Use an enable signal to avoid this condition. Figure 28. Startup into Dropout Line transients out of dropout can also cause overshoot on the output of the regulator. These overshoots are caused by the error amplifier having to drive the gate capacitance of the pass element and bring the gate back to the correct voltage for proper regulation. Figure 29 illustrates what is happening internally with the gate voltage and how overshoot can be caused during operation. When the LDO is placed in dropout, the gate voltage (VGS) is pulled all the way down to give the pass device the lowest on-resistance as possible. However, if a line transient occurs while the device is in dropout, the loop is not in regulation which can cause the output to overshoot until the loop responds and the output current pulls the output voltage back down into regulation. If these transients are not acceptable, then continue to add input capacitance in the system until the transient is slow enough to reduce the overshoot. Figure 29. Line Transients From Dropout #### 8.1.4 Reverse Current As with most LDOs, excessive reverse current can damage this device. Reverse current flows through the body diode on the pass element instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device, as a result of one of the following conditions: - Degradation caused by electromigration - Excessive heat dissipation - Potential for a latch-up condition Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of $V_{OUT} > V_{IN} + 0.3 \text{ V}$ : - If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current - · The output is biased when the input supply is not established - The output is biased above the input supply If reverse current flow is expected in the application, external protection must be used to protect the device. Figure 30 shows one approach of protecting the device. Figure 30. Example Circuit for Reverse Current Protection Using a Schottky Diode #### 8.1.5 Power Dissipation (P<sub>D</sub>) Circuit reliability demands that proper consideration is given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free of other heat-generating devices as possible that cause added thermal stresses. As a first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. Use Equation 2 to approximate P<sub>D</sub>: $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (2) It is important to minimize power dissipation to achieve greater efficiency. This minimizing process is achieved by selecting the correct system voltage rails. Proper selection helps obtain the minimum input-to-output voltage differential. The low dropout of the device allows for maximum efficiency across a wide range of output voltages. The main heat conduction path for the device is through the thermal pad on the package. As such, the thermal pad must be soldered to a copper pad area under the device. This pad area should contain an array of plated vias that conduct heat to inner plane areas or to a bottom-side copper plane. The maximum allowable junction temperature $(T_J)$ determines the maximum power dissipation for the device. Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance $(\theta_{JA})$ of the combined PCB, device package, and the temperature of the ambient air $(T_A)$ , according to Equation 3. $$T_{J} = T_{A} + \theta_{JA} \times P_{D} \tag{3}$$ Unfortunately, this thermal resistance $(\theta_{JA})$ is dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The $\theta_{JA}$ value is only used as a relative measure of package thermal performance. $\theta_{JA}$ is the sum of the VQFN package junction-to-case (bottom) thermal resistance $(\theta_{JCbot})$ plus the thermal resistance contribution by the PCB copper. #### 8.1.5.1 Estimating Junction Temperature The JEDEC standard recommends the use of psi $(\Psi)$ thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not thermal resistances, but offer practical and relative means of estimating junction temperatures. These psi metrics are independent of the copper-spreading area. The key thermal metrics $(\Psi_{JT}$ and $\Psi_{JB})$ are shown in the table and are used in accordance with Equation 4. $$\Psi_{JT}$$ : $T_J = T_T + \Psi_{JT} \times P_D$ $\Psi_{JB}$ : $T_J = T_B + \Psi_{JB} \times P_D$ #### where - P<sub>D</sub> is the power dissipated as shown in Equation 2 - T<sub>T</sub> is the temperature at the center-top of the device package, and - T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge ## 8.2 Typical Application Figure 31. TLV757P Typical Application #### 8.2.1 Design Requirements Table 2 lists the design requirements for this application. **Table 2. Design Parameters** | PARAMETER | DESIGN REQUIREMENT | | |-----------------------------|--------------------|--| | Input voltage | 2.5 V | | | Output voltage | 1.8 V | | | Input current | 700 mA (maximum) | | | Output load | 600-mA DC | | | Maximum ambient temperature | 70°C | | (5) #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Input Current During normal operation, the input current to the LDO is approximately equal to the output current of the LDO. During startup, the input current is higher as a result of the inrush current charging the output capacitor. Use Equation 5 to calculate the current through the input. $$I_{OUT(t)} = \left[\frac{C_{OUT} \times dV_{OUT}(t)}{dt}\right] + \left[\frac{V_{OUT}(t)}{R_{LOAD}}\right]$$ #### where: - V<sub>OUT</sub>(t) is the instantaneous output voltage of the turn-on ramp - dV<sub>OUT</sub>(t) / dt is the slope of the V<sub>OUT</sub> ramp - R<sub>LOAD</sub> is the resistive load impedance #### 8.2.2.2 Thermal Dissipation The junction temperature can be determined using the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) and the total power dissipation ( $P_D$ ). Use Equation 6 to calculate the power dissipation. Multiply $P_D$ by $R_{\theta JA}$ and add the ambient temperature ( $T_A$ ) to calculate the junction temperature ( $T_A$ ) as Equation 7 shows. $$P_{D} = (I_{GND} + I_{OUT}) \times (V_{IN} - V_{OUT})$$ (6) $$T_{J} = R_{\theta,JA} \times P_{D} + T_{A} \tag{7}$$ If the $(T_{J(MAX)})$ value does not exceed 125°C calculate the maximum ambient temperature as Equation 8 shows. Equation 9 calculates the maximum ambient temperature with a value of 82.916°C. $$T_{A(MAX)} = T_{J(MAX)} - R_{\theta JA} \times P_{D}$$ (8) $$T_{A(MAX)} = 125^{\circ}C - 100.2 \times (2.5 \text{ V} - 1.8 \text{ V}) \times (0.6 \text{ A}) = 82.916^{\circ}C$$ (9) ## 8.2.3 Application Curves #### 9 Power Supply Recommendations Connect a low output impedance power supply directly to the IN pin of the TLV757P. If the input source is reactive, consider using multiple input capacitors in parallel with the 1-µF input capacitor to lower the input supply impedance over frequency. ## 10 Layout ## 10.1 Layout Guidelines - Place input and output capacitors as close as possible to the device. - Use copper planes for device connections to optimize thermal performance. - Place thermal vias around the device to distribute the heat. ## 10.2 Layout Examples Represents via used for application specific connections Figure 34. Layout Example: DBV Package Represents via used for application specific connections Figure 35. Layout Example: DRV Package ## 11 Device and Documentation Support #### 11.1 Device Support #### 11.1.1 Device Nomenclature ## Table 3. Device Nomenclature (1)(2) | PRODUCT | V <sub>OUT</sub> | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TLV757 <b>xx(x)Pyyyz</b> | <ul> <li>xx(x) is the nominal output voltage. For output voltages with a resolution of 50 mV, two digits are used in the ordering number; otherwise, three digits are used (for example, 28 = 2.8 V; 125 = 1.25 V).</li> <li>P indicates an active output discharge feature. All members of the TLV757P family will actively discharge the output when the device is disabled.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R is for reel (3000 pieces), T is for tape (250 pieces).</li> </ul> | - (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com. - (2) Output voltages from 0.6 V to 5 V in 50-mV increments are available. Contact the factory for details and availability. #### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 10-Dec-2020 ## **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-----------------------------|---------| | TLV75709PDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1H8F | Samples | | TLV75709PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HGH | Samples | | TLV75710PDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1FEF | Samples | | TLV75710PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HHH | Samples | | TLV75712PDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1FFF | Samples | | TLV75712PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HIH | Samples | | TLV75715PDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1FGF | Samples | | TLV75715PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HJH | Samples | | TLV75718PDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1FHF | Samples | | TLV75718PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HKH | Samples | | TLV75719PDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1H7F | Samples | | TLV75719PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HLH | Samples | | TLV75725PDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1FIF | Samples | | TLV75725PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HMH | Samples | | TLV75728PDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1FJF | Samples | | TLV75728PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HNH | Samples | | TLV75729PDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1H9F | Samples | | TLV75730PDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1GHF | Samples | | TLV75730PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HOH | Samples | | TLV75733PDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1FKF | Samples | ## PACKAGE OPTION ADDENDUM 10-Dec-2020 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | TLV75733PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HPH | Samples | | TLV75740PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HQH | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 29-Nov-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV75709PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75709PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV75710PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75710PDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75710PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV75712PDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75712PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75712PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV75715PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75715PDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75715PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV75718PDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75718PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75718PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV75719PDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75719PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | # PACKAGE MATERIALS INFORMATION www.ti.com 29-Nov-2022 | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV75719PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV75725PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75725PDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75725PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV75728PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75728PDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75728PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV75729PDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75729PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75730PDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75730PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75730PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV75733PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75733PDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75733PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV75733PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV75740PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | www.ti.com 29-Nov-2022 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV75709PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75709PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75710PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75710PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV75710PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75712PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV75712PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75712PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75715PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75715PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV75715PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75718PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV75718PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75718PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75719PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV75719PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75719PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75725PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | # PACKAGE MATERIALS INFORMATION www.ti.com 29-Nov-2022 | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV75725PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV75725PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75728PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75728PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV75728PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75729PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV75729PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75730PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV75730PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75730PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75733PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75733PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV75733PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75733PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75740PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4206925/F PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature - number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. ## **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated